# WICED™ IEEE 802.11 a/b/g/n SoC with an Embedded Applications Processor The Cypress CYW43907 embedded wireless system-on-a-chip (SoC) is uniquely suited for Internet-of-Things applications. It supports all rates specified in the IEEE 802.11 a/b/g/n specifications. The device includes an ARM Cortex-based applications processor, a single stream IEEE 802.11n MAC/baseband/radio, a dual-band 5 GHz and 2.4 GHz transmit power amplifier (PA), and a receive low-noise amplifier (LNA). It also supports optional antenna diversity for improved RF performance in difficult environments. The CYW43907 is an optimized SoC targeting embedded Internet-of-Things applications in the industrial and medical sensor, home appliance, and embedded audio markets. Using advanced design techniques and process technology to reduce active and idle power, the device is designed for embedded applications that require minimal power consumption and a compact size. The device includes a PMU for simplifying system power topology and allows for direct operation from a battery while maximizing battery life. # Cypress Part Numbering Scheme Cypress is converting the acquired IoT part numbers from Broadcom to the Cypress part numbering scheme. Due to this conversion, there is no change in form, fit, or function as a result of offering the device with Cypress part number marking. The table provides Cypress ordering part number that matches an existing IoT part number. Table 1. Mapping Table for Part Number between Broadcom and Cypress | Broadcom Part Number | Cypress Part Number | | | | |----------------------|---------------------|--|--|--| | BCM43907 | CYW43907 | | | | | BCM43907KWBG | CYW43907KWBG | | | | ### **Features** ### **Application Processor Features** - ARM Cortex-R4 32-bit RISC processor. - 1 MB of on-chip SRAM for code and data. - An on-chip cryptography core - 640 KB of ROM containing WICED SDK components such as RTOS and TCP/IP stack. - 17 GPIOs supported. - Q-SPI serial flash interface to support up to 40 Mbps of peak transfer. - Support for UART (3), SPI or BSC master (2), BSC-only (2), and I<sup>2</sup>S (2) interfaces. (Broadcom Serial Control (BSC) is an I<sup>2</sup>C-compatible interface.) - Dedicated fractional PLL for audio clock (MCLK) generation. - USB 2.0 host and device modes. - SDIO 3.0 host and device modes. # **Key IEEE 801.11x Features** - IEEE 802.11n compliant. - Single-stream spatial multiplexing up to 150 Mbps. - Supports 20/40 MHz channels with optional SGI. - Full IEEE 802.11 a/b/g legacy compatibility with enhanced performance. - TX and RX low-density parity check (LDPC) support for improved range and power efficiency. - On-chip power and low-noise amplifiers. - An internal fractional nPLL allows support for a wide range of reference clock frequencies. - Integrated ARM Cortex-R4 processor with tightly coupled memory for complete WLAN subsystem functionality, minimizing the need to wake up the applications processor for standard WLAN functions (to further minimize power consumption while maintaining the ability to upgrade to future features in the field). - Software architecture supported by standard WICED SDK allows easy migration from existing discrete MCU designs and to future devices. - Security support: - WPA and WPA2 (Personal) support for powerful encryption and authentication. - □ AES and TKIP in hardware for faster data encryption and IEEE 802.11i compatibility. - ☐ Reference WLAN subsystem provides Cisco Compatible Extensions (CCX, CCX 2.0, CCX 3.0, CCX 4.0, and CCX 5.0). - ☐ Wi-Fi Protected Setup and Wi-Fi Easy-Setup ■ Worldwide regulatory support: Global products supported with worldwide design approval. ### **General Features** - Supports battery voltage range from 3.0V to 4.8V with an internal switching regulator. - Programmable dynamic power management. - 6 Kb OTP memory for storing board parameters. - 316-bump WLCSP (4.583 mm × 5.533mm, 0.2mm pitch)... Figure 1. Functional Block Diagram # **Contents** | ٠. | OVC | rview | | |----|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------| | | 1.1 | Introduction | 5 | | | | 1.1.1 Features | 5 | | | 1.2 | Standards Compliance | 6 | | 2. | Pow | er Supplies and Power Management | . 7 | | | 2.1 | Power Supply Topology | 7 | | | 2.2 | CYW43907 Power Management Unit Features | 7 | | | 2.3 | Power Management | 10 | | | 2.4 | PMU Sequencing | | | | 2.5 | Power-Off Shutdown | 11 | | | 2.6 | Power-Up/Power-Down/Reset Circuits | 11 | | 3. | Fred | quency References | 12 | | | 3.1 | Crystal Interface and Clock Generation | 12 | | | 3.2 | External Frequency Reference | 13 | | | 3.3 | Frequency Selection | 14 | | | 3.4 | External 32.768 kHz Low-Power Oscillator | 15 | | 4. | App | lications Subsystem | 16 | | | 4.1 | Overview | 16 | | | 4.2 | Applications CPU and Memory Subsystem | 16 | | | 4.3 | Memory-to-Memory DMA Core | 16 | | | 4.4 | Cryptography Core | 16 | | | | | | | 5. | App | lications Subsystem External Interfaces | 17 | | 5. | <b>App</b> 5.1 | lications Subsystem External Interfaces Ethernet MAC Controller (MII/RMII) | | | 5. | | - | 17 | | 5. | 5.1 | Ethernet MAC Controller (MII/RMII) | 17<br>17 | | 5. | 5.1<br>5.2 | Ethernet MAC Controller (MII/RMII) | 17<br>17<br>17 | | 5. | 5.1<br>5.2<br>5.3 | Ethernet MAC Controller (MII/RMII) | 17<br>17<br>17<br>17 | | 5. | 5.1<br>5.2<br>5.3<br>5.4 | Ethernet MAC Controller (MII/RMII) GPIO Broadcom Serial Control I <sup>2</sup> S JTAG and ARM Serial Wire Debug PWM | 17<br>17<br>17<br>17<br>18 | | 5. | 5.1<br>5.2<br>5.3<br>5.4<br>5.5 | Ethernet MAC Controller (MII/RMII) GPIO Broadcom Serial Control I <sup>2</sup> S JTAG and ARM Serial Wire Debug PWM Real-Time Clock | 17<br>17<br>17<br>17<br>18<br>19 | | 5. | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6 | Ethernet MAC Controller (MII/RMII) GPIO Broadcom Serial Control I <sup>2</sup> S JTAG and ARM Serial Wire Debug PWM Real-Time Clock SDIO 3.0 | 17<br>17<br>17<br>17<br>18<br>19<br>19 | | 5. | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7 | Ethernet MAC Controller (MII/RMII) GPIO | 17<br>17<br>17<br>18<br>19<br>19 | | 5. | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8 | Ethernet MAC Controller (MII/RMII) GPIO Broadcom Serial Control I <sup>2</sup> S JTAG and ARM Serial Wire Debug PWM Real-Time Clock SDIO 3.0 5.8.1 SDIO 3.0—Device Mode 5.8.2 SDIO 3.0—Host Mode | 17<br>17<br>17<br>18<br>19<br>19<br>19<br>20 | | 5. | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8 | Ethernet MAC Controller (MII/RMII) GPIO Broadcom Serial Control I <sup>2</sup> S JTAG and ARM Serial Wire Debug PWM Real-Time Clock SDIO 3.0 5.8.1 SDIO 3.0—Device Mode 5.8.2 SDIO 3.0—Host Mode S/PDIF | 17<br>17<br>17<br>18<br>19<br>19<br>19<br>20<br>21 | | 5. | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8 | Ethernet MAC Controller (MII/RMII) GPIO | 177<br>177<br>177<br>188<br>199<br>199<br>200<br>211<br>211 | | 5. | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>5.11 | Ethernet MAC Controller (MII/RMII) GPIO Broadcom Serial Control I <sup>2</sup> S JTAG and ARM Serial Wire Debug PWM Real-Time Clock SDIO 3.0 5.8.1 SDIO 3.0—Device Mode 5.8.2 SDIO 3.0—Host Mode S/PDIF SPI Flash UART | 177<br>177<br>177<br>18<br>19<br>19<br>20<br>21<br>21<br>21 | | 5. | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>5.11 | Ethernet MAC Controller (MII/RMII) GPIO | 17<br>17<br>17<br>18<br>19<br>19<br>20<br>21<br>21<br>21<br>22 | | 5. | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>5.11 | Ethernet MAC Controller (MII/RMII) GPIO Broadcom Serial Control I <sup>2</sup> S JTAG and ARM Serial Wire Debug PWM Real-Time Clock SDIO 3.0 5.8.1 SDIO 3.0—Device Mode 5.8.2 SDIO 3.0—Host Mode S/PDIF SPI Flash UART USB 2.0 | 17<br>17<br>17<br>18<br>19<br>19<br>20<br>21<br>21<br>21<br>22<br>22 | | | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>5.11<br>5.12 | Ethernet MAC Controller (MII/RMII) GPIO Broadcom Serial Control I <sup>2</sup> S JTAG and ARM Serial Wire Debug PWM Real-Time Clock SDIO 3.0 5.8.1 SDIO 3.0—Device Mode 5.8.2 SDIO 3.0—Host Mode S/PDIF SPI Flash UART USB 2.0 5.12.1 Overview | 17<br>17<br>17<br>18<br>19<br>19<br>20<br>21<br>21<br>21<br>22<br>22<br>24 | | | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>5.11<br>5.12 | Ethernet MAC Controller (MII/RMII) GPIO Broadcom Serial Control I <sup>2</sup> S JTAG and ARM Serial Wire Debug PWM Real-Time Clock SDIO 3.0 5.8.1 SDIO 3.0—Device Mode 5.8.2 SDIO 3.0—Host Mode S/PDIF SPI Flash UART USB 2.0 5.12.1 Overview 5.12.2 USB 2.0 Features | 17<br>17<br>17<br>18<br>19<br>19<br>20<br>21<br>21<br>21<br>22<br>22<br>24<br>25 | | | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10<br>5.11<br>5.12 | Ethernet MAC Controller (MII/RMII) GPIO Broadcom Serial Control I <sup>2</sup> S JTAG and ARM Serial Wire Debug PWM Real-Time Clock SDIO 3.0 5.8.1 SDIO 3.0—Device Mode 5.8.2 SDIO 3.0—Host Mode S/PDIF SPI Flash UART USB 2.0 5.12.1 Overview 5.12.2 USB 2.0 Features | 17<br>17<br>17<br>18<br>19<br>19<br>20<br>21<br>21<br>21<br>22<br>22<br>24<br>25 | | | 0.4 | System Boot Sequence | 20 | |----|----------|------------------------------------------------------------|-----| | 7. | Wire | eless LAN Subsystem | 27 | | | 7.1 | WLAN CPU and Memory Subsystem | .27 | | | 7.2 | IEEE 802.11n MAC | | | | | 7.2.1 PSM | | | | | 7.2.3 TXE | | | | | 7.2.4 RXE | | | | | 7.2.5 IFS | | | | | 7.2.6 TSF | | | | | 7.2.8 MAC-PHY Interface | | | | 7.3 | IEEE 802.11 <sup>™</sup> a/b/g/n PHY | .30 | | 8. | WL | AN Radio Subsystem | 32 | | | 8.1 | Receiver Path | .32 | | | 8.2 | Transmit Path | .32 | | | 8.3 | Calibration | .32 | | 9. | Pin | out and Signal Descriptions | 33 | | | 9.1 | Bump List | | | | 9.2 | Signal Descriptions | .38 | | 10 | .GPI | O Signals and Strapping Options | 43 | | | 10.1 | Overview | .43 | | | | Weak Pull-Down and Pull-Up Resistances | | | | | Strapping Options | | | | | Alternate GPIO Signal Functions | | | | | Multiplexing | | | 12 | . I/O \$ | States | 48 | | 13 | .Elec | trical Characteristics | 50 | | | 13.1 | Absolute Maximum Ratings | .50 | | | 13.2 | Environmental Ratings | .51 | | | | Electrostatic Discharge Specifications | | | | 13.4 | Recommended Operating Conditions and DC<br>Characteristics | | | | 13.5 | Power Supply Segments | | | | | Ethernet MAC Controller (MII/RMII) DC | | | | | Characteristics | .54 | | | 13.7 | GPIO, UART, and JTAG Interfaces DC | | | | | Characteristics | | | 14 | | AN RF Specifications | | | | | Introduction | | | | | 2.4 GHz Band General RF Specifications | .56 | | | 14.3 | WLAN 2.4 GHz Receiver Performance<br>Specifications | .57 | | | 14.4 | Specifications | | |-----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------| | | 14.5 | WLAN 5 GHz Receiver Performance<br>Specifications | 60 | | | 14.6 | WLAN 5 GHz Transmitter Performance Specifications | 62 | | | 14.7 | General Spurious Emissions Specifications 14.7.1 Transmitter Spurious Emissions | | | | | Specifications | | | 15. | Inte | rnal Regulator Electrical Specifications. | | | | 15.1 | Core Buck Switching Regulator | 66 | | | 15.2 | 3.3V LDO (LDO3P3) | 67 | | | | CLDO | | | | 15.4 | LNLDO | 69 | | | 15.5 | BBPLL LDO | 70 | | 16. | Sys | tem Power Consumption | 71 | | | 16.1 | WLAN Current Consumption | 71 | | | | | | | | | 16.1.1 2.4 GHz Mode | 71 | | | | 16.1.1 2.4 GHz Mode | 71<br>72 | | 17. | | 16.1.1 2.4 GHz Mode | 71<br>72<br><b>73</b> | | 17. | | 16.1.1 2.4 GHz Mode | 71<br>72<br><b>73</b><br>73 | | 17. | | 16.1.1 2.4 GHz Mode | 71<br>72<br><b>73</b><br>73<br>73 | | 17. | | 16.1.1 2.4 GHz Mode | 71<br>72<br><b>73</b><br>73<br>73<br>73 | | 17. | | 16.1.1 2.4 GHz Mode | 71<br>72<br><b>73</b><br>73<br>73<br>73<br>74 | | 17. | 17.1 | 16.1.1 2.4 GHz Mode 16.1.2 5 GHz Mode rface Timing and AC Characteristics Ethernet MAC (MII/RMII) Interface Timing 17.1.1 MII Receive Packet Timing 17.1.2 MII Transmit Packet Timing 17.1.3 RMII Receive Packet Timing | 71<br>72<br><b>73</b><br>73<br>73<br>73<br>74<br>75 | | 17. | 17.1<br>17.2 | 16.1.1 2.4 GHz Mode | 71<br>72<br><b>73</b><br>73<br>73<br>74<br>75<br>76<br>78 | | 17. | 17.1<br>17.2 | 16.1.1 2.4 GHz Mode | 71<br>72<br>73<br>73<br>73<br>74<br>75<br>76<br>78<br>78<br>79 | | 17.4 | S/PDIF Interface Timing | .81 | |----------------------------|--------------------------------------------------------------------------------------------------------------|-----| | 17.5 | SPI Flash Timing | | | | 17.5.2 Write-Register Timing | .84 | | | 17.5.3 Memory Fast-Read Timing | .85 | | | 17.5.4 Memory-Write Timing | .86 | | | 17.5.5 SPI Flash Parameters | .87 | | 17.6 | USB PHY Electrical Characteristics and Timing<br>17.6.1 USB 2.0 and USB 1.1 Electrical and Tim<br>Parameters | ing | | | 17.6.2 USB 2.0 Timing Diagrams | .90 | | 18. Pow | ver-Up Sequence and Timing | 93 | | 18.1 | Sequencing of Reset and Regulator Control Signals | .93 | | 19. The | rmal Information | 94 | | 19.1 | Package Thermal Characteristics | .94 | | 19.2<br>THETA <sub>J</sub> | Junction Temperature Estimation and $PSI_{JT}$ Ver $_{\mathbb{C}}$ 94 | sus | | 19.3 | Environmental Characteristics | .94 | | 20. Mec | hanical Information | 95 | | 21. Ord | ering Information | 96 | | 22. Add | itional Information | 96 | | 22.1 | Acronyms and Abbreviations | .96 | | 22.2 | References | .96 | | 22.3 | IoT Resources | .96 | | Docume | ent History Page | 97 | | Sales, S | olutions, and Legal Information | 98 | # 1. Overview ### 1.1 Introduction The Cypress CYW43907 is a single-chip device that provides the highest level of integration for an embedded system-on-a-chip with integrated IEEE 802.11 a/b/g/n MAC/baseband/radio and a separate ARM Cortex-R4 applications processor. It provides a small form-factor solution with minimal external components to drive down cost for mass volumes and allows for an embedded system with flexibility in size, form, and function. Comprehensive power management circuitry and software ensure that the system can meet the needs of highly embedded systems that require minimal power consumption and reliable operation. Figure 2 shows the interconnect of all the major physical blocks in the CYW43907 and their associated external interfaces, which are described in greater detail in Section 5. "Applications Subsystem External Interfaces". Figure 2. Block Diagram and I/O ### 1.1.1 Features The CYW43907 supports the following features: - ARM Cortex-R4 clocked at 160 MHz (in 1× mode) or up to 320 MHz (in 2× mode). - 1 MB of SRAM and 640 KB ROM available for the applications processor. - One high-speed 4-wire UART interface with operation up to 4 Mbps. - Two low-speed 2-wire UART interfaces multiplexed on general purpose I/O (GPIO) pins. - Two dedicated BSC<sup>1</sup> interfaces. <sup>1.</sup> Broadcom Serial Control (BSC) is an I<sup>2</sup>C-compatible interface. ■ Two SPI master interfaces with operation up to 24 MHz. **Note:** Either or both of the SPI interfaces can be used as BSC master interfaces. This is in addition to the two dedicated BSC interfaces. - One SPI master interface for serial flash. - Six dedicated PWM outputs. - Two I<sup>2</sup>S interfaces. - 17 GPIOs. - IEEE 802.11 a/b/g/n 1×1 2.4 GHz and 5 GHz radio. - Single- and dual-antenna support. # 1.2 Standards Compliance The CYW43907 supports the following standards: - IEEE 802.11n - IEEE 802.11b - IEEE 802.11g - IEEE 802.11d - IEEE 802.11h - IEEE 802.11i - Security: - □ WEP - WPA Personal - WPA2 Personal - □ WMM - □ WMM-PS (U-APSD) - □ WMM-SA - □ AES (hardware accelerator) - □ TKIP (hardware accelerator) - □ CKIP (software support) - Proprietary Protocols: - □ CCXv2 - □ CCXv3 - □ CCXv4 - □ CCXv5 - □ WFAEC The CYW43907 supports the following additional standards: - IEEE 802.11r—Fast Roaming (between APs) - IEEE 802.11w—Secure Management Frames - IEEE 802.11 Extensions: - □ IEEE 802.11e QoS enhancements (already supported as per the WMM specification) - □ IEEE 802.11i MAC enhancements - □ IEEE 802.11k radio resource measurement # 2. Power Supplies and Power Management # 2.1 Power Supply Topology One core buck regulator, multiple LDO regulators, and a power management unit (PMU) are integrated into the CYW43907. All regulators are programmable via the PMU. These blocks simplify power supply design for application and WLAN functions in embedded designs. A single VBAT (3.0V to 4.8V DC maximum) and VIO supply (1.8V to 3.3V) can be used, with all additional voltages being provided by the regulators in the CYW43907. The REG\_ON control signal is used to power up the regulators and take the appropriate sections out of reset. The CBUCK, CLDO, LNLDO, and other regulators power up when any of the reset signals are deasserted. All regulators are powered down only when REG\_ON is deasserted. The regulators may be turned off/on based on the dynamic demands of the digital baseband. The CYW43907 provides a low power-consumption mode whereby the CBUCK, CLDO, and LNLDO regulators are shut down. When in this state, the low-power linear regulator (LPLDO1) supplied by the system VIO supply provides the CYW43907 with all required voltages. ### 2.2 CYW43907 Power Management Unit Features The CYW43907 supports the following Power Management Unit (PMU) features: - VBAT to 1.35Vout (550 mA maximum) core buck (CBUCK) switching regulator - VBAT to 3.3Vout (450 mA maximum) LDO3P3 - 1.35V to 1.2Vout (150 mA maximum) LNLDO - 1.35V to 1.2Vout (350 mA maximum) CLDO with bypass mode for deep-sleep - 1.35V to 1.2Vout (55 mA maximum) LDO for BBPLL - Additional internal LDOs (not externally accessible) - PMU internal timer auto-calibration by the crystal clock for precise wake-up timing from the low power-consumption mode. Figure 3 and Figure 4 show the regulators and a typical power topology. Figure 3. Typical Power Topology (Page 1 of 2) Figure 4. Typical Power Topology (Page 2 of 2) ### 2.3 Power Management The CYW43907 has been designed with the stringent power consumption requirements of mobile devices in mind. All areas of the chip design are optimized to minimize power consumption. Silicon processes and cell libraries were chosen to reduce leakage current and supply voltages. Additionally, the CYW43907 includes an advanced Power Management Unit (PMU) sequencer. The PMU sequencer provides significant power savings by putting the CYW43907 into various power management states appropriate to the environment and activities that are being performed. The power management unit enables and disables internal regulators, switches, and other blocks based on a computation of the required resources and a table that describes the relationship between resources and the time needed to enable and disable them. Power-up sequences are fully programmable. Configurable, free-running counters (running at a 32.768 kHz LPO clock) in the PMU sequencer are used to turn on and turn off individual regulators and power switches. Clock speeds are dynamically changed (or gated altogether) as a function of the mode. Slower clock speeds are used whenever possible. Table 2 provides descriptions for the CYW43907 power modes. Table 2. CYW43907 Power Modes | Mode | Description | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Active | All WLAN blocks in the CYW43907 are powered up and fully functional with active carrier sensing and frame transmission and receiving. | | Active | All required regulators are enabled and put in the most efficient mode based on the load current. Clock speeds are dynamically adjusted by the PMU sequencer. | | | The radio, analog domains, and most of the linear regulators are powered down. | | Doze | The rest of the CYW43907 remains powered up in an idle state. All main clocks (PLL, crystal oscillator, or TCXO) are shut down to minimize active power consumption. The 32.768 kHz LPO clock is available only for the PMU sequencer. This condition is necessary to allow the PMU sequencer to wake up the chip and transition to Active mode. In Doze mode, the primary power consumed is due to leakage current. | | | Most of the chip, including both analog and digital domains and most of the regulators, is powered off. | | Deep-sleep | Logic states in the digital core are saved and preserved in a retention memory in the Always-On domain before the digital core is powered off. Upon a wake-up event triggered by the PMU timers, an external interrupt, or a host resume through the USB bus, logic states in the digital core are restored to their pre-deep-sleep settings to avoid lengthy HW reinitialization. | | Power-down | The CYW43907 is effectively powered off by shutting down all internal regulators. | | Fower-down | The chip is brought out of this mode by external logic re-enabling the internal regulators. | ### 2.4 PMU Sequencing The PMU sequencer minimizes system power consumption. It enables and disables various system resources based on a computation of required resources and a table that describes the relationship between resources and the time required to enable and disable them. Resource requests can come from several sources: clock requests from cores, the minimum resources defined in the *ResourceMin* register, and the resources requested by any active resource-request timers. The PMU sequencer maps clock requests into a set of resources required to produce the requested clocks. Each resource is in one of the following four states: - enabled - disabled - transition on - transition off The timer contains 0 when the resource is enabled or disabled and a nonzero value when in a transition state. The timer is loaded with the time\_on or time\_off value of the resource after the PMU determines that the resource must be enabled or disabled and decrements on each 32.768 kHz PMU clock. When it reaches 0, the state changes from transition\_off to disabled or transition\_on to enabled. If the time\_on value is 0, the resource can transition immediately from disabled to enabled. Similarly, a time\_off value of 0 indicates that the resource can transition immediately from enabled to disabled. The terms *enable sequence* and *disable sequence* refer to either the immediate transition or the timer load-decrement sequence. During each clock cycle, the PMU sequencer performs the following actions: - Computes the required resource set based on requests and the resource dependency table. - Decrements all timers whose values are nonzero. If a timer reaches 0, the PMU clears the ResourcePending bit of the resource and inverts the ResourceState bit. - Compares the request with the current resource status and determines which resources must be enabled or disabled. - Initiates a disable sequence for each resource that is enabled, is no longer being requested, and has no powered-up dependents. - Initiates an enable sequence for each resource that is disabled, is being requested, and has all of its dependencies enabled. ### 2.5 Power-Off Shutdown The CYW43907 provides a low-power shutdown feature that allows the device to be turned off while the host, and any other system devices remain operational. When the CYW43907 is not needed in the system, VDDIO\_RF and VDDC are shut down while VDDIO remains powered. This allows the CYW43907 to be effectively off while keeping the I/O pins powered so that they do not draw extra current from devices connected to the I/O. During a low-power shutdown state, provided VDDIO remains applied to the CYW43907, all outputs are tristated and most inputs signals are disabled. Input voltages must remain within the limits defined for normal operation. This is done to prevent current paths or create loading on any digital signals in the system, and enables the CYW43907 to be fully integrated in an embedded device while taking full advantage of the lowest power-saving modes. When the CYW43907 is powered on from this state, it is the same as a normal power-up and does not retain any information about its state from before it was powered down. ### 2.6 Power-Up/Power-Down/Reset Circuits The CYW43907 has two signals (see Table 3) that enable or disable circuits and the internal regulator blocks, allowing the host to control power consumption. For timing diagrams of these signals and the required power-up sequences, see Section 18. "Power-Up Sequence and Timing". Table 3. Power-Up/Power-Down/Reset Control Signals | Signal | Description | | | | | | |---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | This signal is used by the PMU to power up the CYW43907. It controls the internal CYW43907 regulators. When this pin is high, the regulators are enabled and the device is out of reset. When this pin is low, the device is in reset and the regulators are disabled. This pin has an internal 200 k $\Omega$ pull-down resistor that is enabled by default. It can be disabled through programming. | | | | | | | HIB_REG_ON_IN | This signal is used by the hibernation block to decide whether or not to power down the internal CYW43907 regulators. If HIB_REG_ON_IN is low, the regulators will be disabled. For a signal at HIB_REG_ON_IN to function as intended, HIB_REG_ON_OUT must be connected to REG_ON. | | | | | | # 3. Frequency References An external crystal is used for generating all radio frequencies and normal-operation clocking. As an alternative, an external frequency reference can be used. In addition, a low-power oscillator (LPO) is provided for lower power mode timing. ### 3.1 Crystal Interface and Clock Generation The CYW43907 can use an external crystal to provide a frequency reference. The recommended crystal oscillator configuration, including all external components, is shown in Figure 5. Consult the reference schematics for the latest configuration. Figure 5. Recommended Oscillator Configuration A fractional-N synthesizer in the CYW43907 generates the radio frequencies, clocks, and data/packet timing, enabling it to operate using a wide selection of frequency references. The recommended default frequency reference is a 37.4 MHz crystal. The signal characteristics for the crystal interface are listed in Table 4. **Note:** Although the fractional-N synthesizer can support alternative reference frequencies, frequencies other than the default require support to be added in the driver, plus additional extensive system testing. Contact Cypress for further details. # 3.2 External Frequency Reference As an alternative to a crystal, an external precision frequency reference can be used, provided that it meets the phase noise requirements listed in Table 4. If used, the external clock should be connected to the WRF\_XTAL\_XON pin through an external 1000 pF coupling capacitor, as shown in Figure 6. The internal clock buffer connected to this pin will be turned off when the CYW43907 goes into sleep mode. When the clock buffer turns on and off, there will be a small impedance variation. Power must be supplied to the WRF\_XTAL\_VDD1P35 pin. Figure 6. Recommended Circuit to Use With an External Reference Clock Table 4. Crystal Oscillator and External Clock—Requirements and Performance | Parameter | Conditions/Notes | | Crystal <sup>a</sup> | | | External Frequency<br>Reference <sup>b c</sup> | | | |-------------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------|----------------------|------|------|------------------------------------------------|------|-------------------| | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | | Frequency | 2.4 GHz band:<br>IEEE 802.11n operation and legacy<br>IEEE 802.11b/g operation | Between 19 MHz and 52 MHz <sup>d</sup> | | | | | | | | · | 5 GHz band,<br>IEEE 802.11n operation only | 19 | _ | 52 | 35 | _ | 52 | MHz | | Frequency tolerance over the lifetime of the equipment, including temperature | Without trimming | -20 | _ | 20 | -20 | _ | 20 | ppm | | Crystal load capacitance | - | 1 | 16 | _ | _ | _ | _ | pF | | ESR | - | 1 | _ | 60 | _ | _ | _ | Ω | | Drive level | External crystal must be able to tolerate this drive level. | | _ | _ | _ | _ | _ | μW | | Input impedance (WRF_X- | Resistive | 1 | _ | _ | 30k | 100k | _ | Ω | | TÁL_XÓN) | Capacitive | 1 | _ | 7.5 | _ | _ | 7.5 | pF | | WRF_XTAL_XON<br>Input low level | DC-coupled digital signal | _ | _ | _ | 0 | _ | 0.2 | V | | WRF_XTAL_XON<br>Input high level | DC-coupled digital signal | _ | _ | _ | 1.0 | _ | 1.26 | V | | WRF_XTAL_XON input voltage (see Figure 6) | IEEE 802.11a/b/g operation only | - | _ | _ | 400 | _ | 1200 | mV <sub>p-p</sub> | | WRF_XTAL_XON input voltage (see Figure 6) | (ON IEEE 802.11n AC-coupled analog input | | _ | _ | 1 | _ | _ | V <sub>p-p</sub> | | Duty cycle | 37.4 MHz clock | | _ | _ | 40 | 50 | 60 | % | | Phase noise <sup>f</sup> | 37.4 MHz clock at 10 kHz offset | - | - | _ | - | - | -129 | dBc/Hz | | (IEEE 802.11b/g) | 37.4 MHz clock at 100 kHz offset | ı | - | - | - | - | -136 | dBc/Hz | | Phase noise <sup>f</sup> | 37.4 MHz clock at 10 kHz offset | | _ | | - | _ | -137 | dBc/Hz | | (IEEE 802.11a) | 37.4 MHz clock at 100 kHz offset | _ | _ | _ | - | - | -144 | dBc/Hz | Table 4. Crystal Oscillator and External Clock—Requirements and Performance (Cont.) | Parameter | Conditions/Notes | Crystal <sup>a</sup> | | | External Frequency<br>Reference <sup>b c</sup> | | | Units | |--------------------------|----------------------------------|----------------------|------|------|------------------------------------------------|------|------|--------| | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | | Phase noise <sup>f</sup> | 37.4 MHz clock at 10 kHz offset | _ | _ | _ | _ | _ | -134 | dBc/Hz | | (IEEE 802.11n, 2.4 GHz) | 37.4 MHz clock at 100 kHz offset | _ | _ | _ | _ | _ | -141 | dBc/Hz | | Phase noise <sup>f</sup> | 37.4 MHz clock at 10 kHz offset | _ | _ | _ | _ | _ | -142 | dBc/Hz | | (IEEE 802.11n, 5 GHz) | 37.4 MHz clock at 100 kHz offset | - | - | - | - | - | -149 | dBc/Hz | - a. (Crystal) Use WRF\_XTAL\_XON and WRF\_XTAL\_XOP. - b. See "External Frequency Reference" for alternative connection methods. - c. For a clock reference other than 37.4 MHz, 20 × log10(f/ 37.4) dB should be added to the limits, where f = the reference clock frequency in MHz. - d. The frequency step size is approximately 80 Hz. - e. It is the responsibility of the equipment designer to select oscillator components that comply with these specifications. - f. Assumes that external clock has a flat phase noise response above 100 kHz. ### 3.3 Frequency Selection Any frequency within the ranges specified for the crystal and TCXO reference may be used. These include not only the standard handset reference frequencies of 19.2, 19.8, 24, 26, 33.6, 37.4, 38.4, and 52 MHz, but also other frequencies in this range, with approximately 80 Hz resolution. The CYW43907 must have the reference frequency set correctly in order for any of the external interfaces to function correctly, since all bit timing is derived from the reference frequency. **Note:** The fractional-N synthesizer can support many reference frequencies. However, frequencies other than the default require support to be added in the driver plus additional, extensive system testing. Contact Cypress for more information. The reference frequency for the CYW43907 may be set in the following ways: - Set the xtalfreq=xxxxx parameter (in Hertz) in the nvram.txt file (used to load the driver) to correctly match the crystal frequency. - Auto-detect any of the standard handset reference frequencies using an external LPO clock. For applications such as handsets and portable smart communication devices, where the reference frequency is one of the standard frequencies commonly used, the CYW43907 automatically detects the reference frequency and programs itself to the correct reference frequency. In order for automatic frequency detection to work correctly, the CYW43907 must have a valid and stable 32.768 kHz LPO clock that meets the requirements listed in Table 5 and is present during a power-on reset. # 3.4 External 32.768 kHz Low-Power Oscillator The CYW43907 uses a secondary low frequency clock for low-power-mode timing. Either the internal low-precision LPO or an external 32.768 kHz precision oscillator is required. The internal LPO frequency range is approximately 33 kHz ± 30% over process, voltage, and temperature, which is adequate for some applications. However, one tradeoff caused by this wide LPO tolerance is a small current consumption increase during power save mode that is incurred by the need to wake-up earlier to avoid missing beacons. Whenever possible, the preferred approach is to use a precision external 32.768 kHz clock that meets the requirements listed in Table 5. Table 5. External 32.768 kHz Sleep Clock Specifications | Parameter | LPO Clock | Units | |----------------------------------------|--------------------------|---------| | Nominal input frequency | 32.768 | kHz | | Frequency accuracy | ±200 | ppm | | Duty cycle | 30–70 | % | | Input signal amplitude | 200–3300 | mV, p-p | | Signal type | Square-wave or sine-wave | - | | Input impedance <sup>a</sup> | >100k<br><5 | Ω<br>pF | | Clock jitter (during initial start-up) | <10,000 | ppm | a. When power is applied or switched off. # 4. Applications Subsystem ### 4.1 Overview The Applications subsystem contains the general use CPU, memory, the standalone DMA core, the cryptography core, and the majority of the external interfaces. ### 4.2 Applications CPU and Memory Subsystem This subsystem has an integrated 32-bit ARM Cortex-R4 processor with an internal 32 KB D-cache and an internal 32 KB I-cache. The ARM Cortex-R4 is a low-power processor that features a low gate count, low interrupt latency, and low-cost debugging capabilities. It is intended for deeply embedded applications that require fast interrupt response features. The ARM Cortex-R4 implements the ARM v7-R architecture and supports the Thumb-2 instruction set. At 0.19 μW/MHz, the Cortex-R4 is the most power efficient general-purpose microprocessor available, outperforming 8- and 16-bit devices on a MIPS/μW basis. It also supports integrated sleep modes. Using multiple technologies to reduce cost, the ARM Cortex-R4 enables improved memory utilization, reduced pin overhead, and reduced silicon area. It also has extensive debugging features, including real-time tracing of program execution. On-chip memory for the CPU includes 1 MB SRAM, 640 KB ROM, and an 8 KB RAM powered independently of the application subsystem. ### 4.3 Memory-to-Memory DMA Core The CYW43907 memory-to-memory DMA (M2MDMA) engine contains eight DMA channel pairs, each containing one transmit/pull engine and one receive/push engine. The DMA engine provides general purpose data movement between memories that can be on the device, attached directly to the device, or accessed through a host interface. The transmit/pull engine reads data from the source memory and immediately passes it to the paired receive/push engine, which proceeds to write it to the destination memory. Multiple masters can program the individual channels, and multiple interrupts are provided so that interrupts for different channels can be routed separately to different masters. ### 4.4 Cryptography Core This core provides general purpose data movement between memories, which may be either on the device, attached directly to the device, or accessed through a host interface. The transmit/pull engine reads data from the source memory and passes it immediately to the paired receive/push engine that proceeds to write it to the destination memory. Multiple masters may program the individual channels, and multiple interrupts are provided so that interrupts for different channels can be routed separately to different masters. The cryptography block provides a hardware accelerator for enciphering and deciphering data that has undergone processing using standards-based encryption algorithms. The cryptography block includes the following primary features: - Encryption and hash engines that support single pass AUTH-ENC or ENC-AUTH processing. - A scalable AES module that supports CBC, ECB, CTR, CFB, OFB, and XTS encryption with 128-, 192-, and 256-bit key sizes. - A scalable DES module that supports DES and 3DES in ECB and CBC modes. - An RC4 stream cipher module that supports state initialization, state update, and key-stream generation. - MD5, SHA1, SHA224, and SHA256 engines that support pure hash or HMAC operations. - A built-in 512-byte key cache for locally protected key storage. OTP memory is used to store authentication keys. # 5. Applications Subsystem External Interfaces # 5.1 Ethernet MAC Controller (MII/RMII) The CYW43907 integrates a high performance Ethernet MAC controller. The controller interfaces to an external PHY either over a Media Independent Interface (MII) or a Reduced Media Independent Interface (RMII). The controller can transmit and receive data at 10 Mbps and 100 Mbps. ### **5.2 GPIO** There are 17 general-purpose I/O (GPIO) pins available on the CYW43907. The GPIOs can be used to connect to various external devices. Upon power-up and reset, these pins are tristated. Subsequently, they can be programmed to be either input or output pins via the GPIO control register. In addition, the GPIO pins can be assigned to various other functions. Apart from other functions, GPIOs are used to set bootstrap options and use the JTAG interface for debugging during software development. ### 5.3 Broadcom Serial Control The CYW43907 has two Broadcom Serial Control (BSC<sup>2</sup>) master interfaces for external communication with codecs, DACs, NVRAM, etc. The I/O pads can be configured as pull-ups or pull-ups can be installed on the reference design to support a multimaster on an open drain bus. ### 5.4 I<sup>2</sup>S The CYW43907 has two I<sup>2</sup>S interfaces for audio signal data. The two interfaces are identical. Each interface supports both Master and Slave modes. The following signals apply to the first I<sup>2</sup>S interface: - I<sup>2</sup>S bit clock: I<sup>2</sup>S\_SCLK0 (sometimes referred to as I<sup>2</sup>S\_BITCLK) - I<sup>2</sup>S word select: I<sup>2</sup>S\_LRCK0 (sometimes referred to as I<sup>2</sup>S\_WS) - I<sup>2</sup>S serial data out: I<sup>2</sup>S SDATAO0 - I<sup>2</sup>S serial data in: I<sup>2</sup>S SDATAI0 - I<sup>2</sup>S master clock: I<sup>2</sup>S MCLK0 The following signals apply to the second I<sup>2</sup>S interface: - I<sup>2</sup>S bit clock: I<sup>2</sup>S SCLK1 (sometimes referred to as I<sup>2</sup>S BITCLK) - I<sup>2</sup>S word select: I<sup>2</sup>S\_LRCK1 (sometimes referred to as I<sup>2</sup>S\_WS) - I<sup>2</sup>S serial data out: I<sup>2</sup>S SDATAO1 - I<sup>2</sup>S serial data in: I<sup>2</sup>S SDATAI1 - I<sup>2</sup>S master clock: I<sup>2</sup>S MCLK1 I<sup>2</sup>S\_SDATAO0 and I<sup>2</sup>S\_SDATAO1 are outputs. I<sup>2</sup>S\_MCLK, I<sup>2</sup>S\_SCLK and I<sup>2</sup>S\_LRCLK can be configured as either inputs or outputs depending on whether the master clock source is on- or off-chip and whether the I<sup>2</sup>S is operating in Slave or Master mode. Channel word lengths of 16 bits, 20 bits, 24 bits, and 32 bits are supported, and the data is justified so that the MSB of the left-channel data is aligned with the MSB of the $I^2S$ bus, per the $I^2S$ specification. The MSB of each data word is transmitted one bit-clock cycle after the $I^2S$ \_LRCK transition, synchronous with the falling edge of the bit clock. Left-channel data is transmitted when $I^2S$ \_LRCK is low, and right-channel data is transmitted when $I^2S$ \_LRCK is high. An embedded 128 × 32-bit single-port SRAM for data processing enhances the performance of the interface. An audio PLL generates an internal master clock (for I<sup>2</sup>S\_MCLK0 and I<sup>2</sup>S\_MCLK1) that provides support for various sampling rates. <sup>2.</sup> Broadcom Serial Control is an I<sup>2</sup>C compatible interface. Table 6 shows the MCLK rates (in MHz) associated with each of the various sample rates. In the table, FS refers to the sample rate in kHz and typical MCLK rates are shaded. Table 6. Variable Sample Rate and MCLK Rate Support<sup>a</sup> | Sample | MCLK Rate (MHz) <sup>b</sup> | | | | | | | | | | |------------|------------------------------|----------|----------|----------|----------|----------|----------|-----------|--|--| | Rate (kHz) | 128 × FS | 192 × FS | 256 × FS | 384 × FS | 512 × FS | 640 × FS | 768 × FS | 1152 × FS | | | | 8 | 1.024 | 1.536 | 2.048 | 3.072 | 4.096 | 5.12 | 6.144 | 9.216 | | | | 11.025 | 1.4112 | 2.1168 | 2.8224 | 4.2336 | 5.6448 | 7.056 | 8.4672 | 12.7008 | | | | 12 | 1.536 | 2.304 | 3.072 | 4.608 | 6.144 | 7.68 | 9.216 | 13.824 | | | | 16 | 2.048 | 3.072 | 4.096 | 6.144 | 8.192 | 10.24 | 12.288 | 18.432 | | | | 22.05 | 2.8224 | 4.2336 | 5.6448 | 8.4672 | 11.2896 | 14.112 | 16.9344 | 25.4016 | | | | 24 | 3.072 | 4.608 | 6.144 | 9.216 | 12.288 | 15.36 | 18.432 | 27.648 | | | | 32 | 4.096 | 6.144 | 8.192 | 12.288 | 16.384 | 20.48 | 24.576 | 36.864 | | | | 44.1 | 5.6448 | 8.4672 | 11.2896 | 16.9344 | 22.5792 | 28.224 | 33.8688 | - | | | | 48 | 6.144 | 9.216 | 12.288 | 18.432 | 24.576 | 30.72 | 36.864 | - | | | | 64 | 8.192 | 12.288 | 16.384 | 24.576 | 32.768 | - | - | - | | | | 88.2 | 11.2896 | 16.9344 | 22.5792 | 33.8688 | _ | - | - | _ | | | | 96 | 12.288 | 18.432 | 24.576 | 36.864 | _ | - | - | _ | | | | 192 | 24.576 | 36.864 | - | | - | - | - | _ | | | a. All data in the table assumes a crystal frequency of 37.4 MHz. For an MCLK specification, see Table 45. An external MCLK source can be provided to the device instead of using the internal MCLK source. The CYW43907 needs an external clock source input on the slave clock pin for the I<sup>2</sup>S interface to work properly in Slave mode. The slave clock frequency is dependent upon the audio sample rate and the external I<sup>2</sup>S codec. # 5.5 JTAG and ARM Serial Wire Debug The CYW43907 supports the IEEE 1149.1 JTAG boundary scan standard for performing device package and PCB assembly testing during manufacturing. In addition, the JTAG interface allows Cypress to assist customers by using proprietary debug and characterization test tools during board bring-up. Therefore, it is highly recommended to provide access to the JTAG pins by means of test points or a header on all PCB designs. The CYW43907 also supports ARM Serial Wire Debug (SWD) for connecting a JTAG debugger directly to both ARM Cortex-R4s. For SWD, the combination of a clock and a bidirectional signal (on a single pin) provides normal JTAG debug and test functionality. The reduced pin-count SWD interface is a high-performance alternative to the JTAG interface. Table 7 shows the JTAG\_SEL and TAP\_SEL states for test and debug function selection. Test and debug function selection is independent of the debugging interface (JTAG or SWD) being used. Table 7. JTAG\_SEL and TAP\_SEL States for Test and Debug Function Selection | JTAG_SEL State | TAP_SEL State | Test and Debug Function | |----------------|---------------|--------------------------------------------------------------------------------------------------------------| | 0 | 0 | JTAG not used. | | 0 | 1 | JTAG not used. | | 1 | 0 | Access the LV tap directly for ATE and bring-up. | | 1 | 1 | Access either of the ARM Cortex-R4's directly via either the 5-pin JTAG port or the 2-pin SWD configuration. | b. MCLK frequency errors are less than 1 ppb. ### 5.6 PWM The CYW43907 provides up to six independent pulse width modulation (PWM) channels. The following features apply to the PWM channels: - Each channel is a square wave generator with a programmable duty cycle. - Each channel generates its duty cycle by dividing down the input clock. - Both the high and low duration of the duty cycle can be divided down independently by a 16-bit divider register. - Each channel can work independently or update simultaneously. - Pairs of PWM outputs can be inverted for devices that need a differential output. - Continuous or single pulses can be generated. - The input clock can either be a high-speed clock from a PLL channel or a lower speed clock at the crystal frequency. ### 5.7 Real-Time Clock The CYW43907 provides a real-time clock (RTC) provided that an accurate 32.768 kHz crystal is used. The RTC generates date/ time using the 32.768 kHz reference and is always powered on when the chip is on, except while in Hibernation mode. The RTC has a precision of seconds and will display the calendar day and time provided the initial start time is programmed correctly. The second, minute, hour, day, month, year, and 24-hour mode can be set individually. Interrupts can be set on any periodic time event or on specific time events. The PMU uses the RTC interrupt to determine when to wake up the chip. ### 5.8 SDIO 3.0 5.8.1 SDIO 3.0—Device Mode # Description The CYW43907 WLAN section supports SDIO version 3.0, including the new UHS-I modes: - DS: Default speed (DS) up to 25 MHz, including 1- and 4-bit modes (3.3V signaling). - HS: High-speed up to 50 MHz (3.3V signaling). - SDR12: SDR up to 25 MHz (1.8V signaling). - SDR25: SDR up to 50 MHz (1.8V signaling). Note: The CYW43907 is backward compatible with SDIO v2.0 host interfaces. The following three functions are supported: - Function 0 Standard SDIO function (max. BlockSize/ByteCount = 32B) - Function 1 Backplane Function to access the internal SoC address space (max. BlockSize/ByteCount = 64B) - Function 2 WLAN Function for efficient WLAN packet transfer through DMA (max. BlockSize/ByteCount = 512B) ### **SDIO Pins** Table 8. SDIO Pin Descriptions | | SD 4-Bit Mode | SD 1-Bit Mode | | |-------|--------------------------|------------------|--| | DATA0 | Data line 0 | DATA Data line | | | DATA1 | Data line 1 or Interrupt | IRQ Interrupt | | | DATA2 | Data line 2 or Read Wait | RW Read Wait | | | DATA3 | Data line 3 | N/C Not used | | | CLK | Clock | CLK Clock | | | CMD | Command line | CMD Command line | | Figure 7. Signal Connections to an SDIO Host (SD 4-Bit Mode) Figure 8. Signal Connections to an SDIO Host (SD 1-Bit Mode) **Note:** Per Section 6 of the SDIO specification, pull-ups in the 10 k $\Omega$ to 100 k $\Omega$ range are required on the four data (DATA) lines and the command (CMD) line. This requirement must be met during all operating states either through the use of external pull-up resistors or through proper programming of the SDIO host's internal pull-ups ### 5.8.2 SDIO 3.0—Host Mode The CYW43907 WLAN section supports SDIO version 3.0, including the new UHS-I modes: - DS: Default speed (DS) up to 25 MHz, including 1- and 4-bit modes (3.3V signaling). - HS: High-speed up to 50 MHz (3.3V signaling). - SDR12: SDR up to 25 MHz (1.8V signaling). - SDR25: SDR up to 50 MHz (1.8V signaling). Note: The CYW43907 is backward compatible with SDIO v2.0 devices. In this mode, the device supports the following features: - ADMA2. - Out-of-band signaling for card detection, write protection, and I/O voltage levels (which are available on GPIOs). - Dynamic, specification-compliant shifting from 3.3V to 1.8V I/Os. ### **5.9 S/PDIF** S/PDIF is a serial audio data transport format used to connect consumer audio devices such as CD players, DVD players, and surround-sound receivers. Although S/PDIF can be used to transport uncompressed audio formats, the primary use case for the CYW43907 S/PDIF interface is to transport multichannel compressed audio for surround-sound applications, especially Dolby Digital and DTS, to an auxiliary external audio processor. The CYW43907 can support two S/PDIF interfaces via the I2S\_SDATA00 and I2S\_SDATA01 pins. Because each S/PDIF interface uses an $I^2$ S data line, only $I^2$ S or S/PDIF functionality can be enabled on each $I^2$ S interface. Each S/PDIF interface has the following key requirements: - S/PDIF transmissions that conform with IEC 60958-1 (receiver not required). - Support for linear PCM audio data that conforms with IEC 60948-3. - Support for nonlinear PCM audio data that conforms with IEC 60948-3. - Support for priority payload formats that include IEC 61937-3 (AC-3) and IEC 61937-5 (DTS). - Support for sample rates from 32 kHz to 192 kHz. - Support for 16, 20, and 24-bit audio samples. - Support for only one concurrent compressed audio stream. ### 5.10 SPI Flash The SPI flash interface supports the following features: - A SPI-compatible serial bus. - An 80 MHz (maximum) clock frequency. - Quad I/O, which provides increased throughput to 40 MB/s. - Support for either ×1 or ×4 addresses with ×4 data. - 3-bytes and 4-byte addressing modes. - A configurable dummy-cycle count that is programmable from 1 to 15. - Programmable instructions output to serial flash. - An option to change the sampling edge from rising-edge to falling-edge for read-back data when in high-speed mode. ### 5.11 **UART** A high-speed 4-wire CTS/RTS UART interface can be enabled by software and has dedicated pins. Provided primarily for debugging during development, this UART enables the CYW43907 to operate as RS-232 data termination equipment (DTE) for exchanging and managing data with other serial devices. It is compatible with the industry standard 16550 UART and provides a FIFO size of 64 × 8 in each direction. There are two low-speed UART interfaces on the CYW43907. Each functions as a standard 2-wire UART. They are also enabled as alternate functions on GPIOs and can be enabled independently of the 4-wire fast UART. # 5.12 USB 2.0 ### 5.12.1 Overview The USB 2.0 host controller (HC) and device controller (DC) interface to a backplane via Advanced eXtensible Interface (AXI) and Advanced Peripheral Bus (APB). They interface externally through a USB 2.0 and HSIC interfaces. Figure 9 shows the topology of the USB 2.0 core. Figure 9. Topology of the USB 2.0 Core The CYW43907 contains both a USB 2.0 HC and DC. Therefore, it can operate in the host-only, device-only, and dual-role device (DRD) modes. In DRD mode, the CYW43907 can be configured as either the host or a device on the fly but must remain in the same mode until the next boot cycle. The restriction that the host or device mode remains fixed during a boot cycle is what differentiates DRD from On-the-Go (OTG). The state of the USB2\_DSEL pin sets the mode as either host or device for USB Type A and Type B connectors. For a USB Micro-AB connector, the USB2\_DSEL pin sets the mode as either host or device while the overall mode is DRD. Table 9 shows the supported application cases. The table also shows the USB mode and PHY type, the connector type, and the USB2\_DSEL state associated with each case. **Table 9. USB Application Cases** | Application Case Short-<br>hand | Mode | PHY | USB2_DSEL | Connector Information | |---------------------------------|------------|---------|-----------|-------------------------------------------------------------| | | DRD-Host | USB 2.0 | 0 | Type: Micro-AB | | DRD + USB 2.0 PHY | DRD-Device | USB 2.0 | 1 | Connect USB2_DSEL to the ID pin of the Micro-AB receptacle. | | Host + USB 2.0 PHY | Host | USB 2.0 | 0 | Type A | | Device + USB2.0 PHY | Device | USB 2.0 | 1 | Type B | **Note:** In host mode, the USB core can process an overcurrent event and take the appropriate action. The overcurrent event is input into the CYW43907 via the alternative mode pin USB20H CTL. Figure 10 shows the CYW43907 configured to operate in DRD mode with a USB 2.0 PHY. Figure 10. CYW43907 Configured as a DRD + USB 2.0 PHY The following information pertains to Figure 10: - The Micro-AB receptacle connects the CYW43907 to an external host or device. - The Micro-AB connector ID pin is connected to the CYW43907 USB2\_DSEL pin. - The CYW43907 GPIO\_9 pin is high in order to select the USB 2.0 PHY. - The PPC line indicates whether the USB 2.0 host controller supports port power control. - The OVC line is used to indicate an overcurrent condition. - Standard differential signal lines D+ (DP) and D- (DM) are used for the USB 2.0 interface ### 5.12.2 USB 2.0 Features The following capabilities and features apply to the CYW43907 USB 2.0 PHY: - Compliant with the UTMI+ level 2 specification. - Functions as a host, device, or OTG PHY. - Supports high speed (HS) at 480 Mbps, full speed (FS) at 12 Mbps, and low speed (LS) at 1.5 Mbps. - Integrates pull-up and pull-down terminations with resistor support (per an engineering change notice to the USB 2.0 specification). - Contains a calibrated 45Ω termination for HS TX/RX. - Uses half-duplex differential data signaling with NRZI encoding. - Recovers the data and clock from the data stream. - Integrates a 960 MHz PLL with a single-ended reference clock. - Supports host resume and remote wake-up. - Supports L1 and L2 suspend, shallow sleep, and Link-Power Management (LPM). - Supports legacy USB 1.1 devices through a serial interface. - Supports dribble bits. - Supports LS keep-alive packets (LS EOP). - Support HS keep-alive packets (HS SYNC). - Contains an onboard BERT for self-testing (PRBS and fixed patterns). - Dissipates a maximum power of 150 mW for 1-port in loop-back mode. - Contains an integrated 3.3V to 1.2V LDO. - Uses 3.3V. # 6. Global Functions ### 6.1 External Coexistence Interface An external handshake interface is available to enable signaling between the device and an external colocated wireless device, such as Bluetooth, to manage wireless medium sharing for optimum performance. Figure 11 shows the coexistence interface. Figure 11. Cypress 2-Wire External Coexistence Interface # 6.2 One-Time Programmable Memory Various hardware configuration parameters can be stored in an internal 6144-bit (768 bytes) One-Time Programmable (OTP) memory that is read by system software after a device reset. In addition, customer-specific parameters, including the system vendor ID and MAC address can be stored, depending on the specific board design. The initial state of all bits in an unprogrammed OTP memory device is 0. After any bit is programmed to a 1, it cannot be reprogrammed to 0. The entire OTP memory array can be programmed in a single write-cycle using a utility provided with the Cypress WLAN manufacturing test tools. Alternatively, multiple write cycles can be used to selectively program specific bytes, but only bits that are still in the 0 state can be altered during each programming cycle. Prior to OTP memory programming, all values should be verified using the appropriate editable nvram.txt file. The nvram.txt file is provided with the reference board design package. ### 6.3 Hibernation Block The Hibernation (HIB) block is a self-contained power domain that can be used to completely shut down the rest of the CYW43907. This optional block uses the HIB\_REG\_ON\_OUT pin to drive the REG\_ON pin. Therefore, for the HIB block to work as designed, the HIB\_REG\_ON\_OUT pin must be connected to the REG\_ON pin. To use the HIB block, software programs the HIB block with a wake count and then asserts a signal indicating that the chip should be put into hibernation. After assertion, the HIB block drives HIB\_REG\_ON\_OUT low for the number of 32 kHz clock cycles programmed as the wake count. After the wake-count timer expires, HIB\_REG\_ON\_OUT is driven high. Other than the logic state of the HIB block, no state is saved in the CYW43907 during hibernation. # 6.4 System Boot Sequence The following general sequence occurs after a CYW43907 is powered on: 1. Either REG\_ON or HIB\_REG\_ON\_IN is asserted. Note: For HIB\_REG\_ON\_IN to function as intended, HIB\_REG\_ON\_OUT must be connected to REG\_ON. - 2. The core LDO (CLDO) and LDO3P3 outputs stabilize. - 3. The OTP memory bits are used to initialize various functions, such as PMU trimming, package selection, memory size selection, etc. - 4. The APP and WLAN cores are powered up. - 5. The XTAL is powered up. - 6. The APP and WLAN CPU bootup sequences start. # 7. Wireless LAN Subsystem # 7.1 WLAN CPU and Memory Subsystem The CYW43907 WLAN section includes an integrated 32-bit ARM Cortex-R4 processor with internal RAM and ROM. The ARM Cortex-R4 is a low-power processor that features a low gate count, a small interrupt latency, and low-cost debug capabilities. It is intended for deeply embedded applications that require fast interrupt response features. Delivering more than a 30% performance gain over ARM7TDMI, the ARM Cortex-R4 implements the ARM v7-R architecture with support for the Thumb-2 instruction set. At 0.19 $\mu$ W/MHz, the Cortex-R4 is the most power efficient general-purpose microprocessor available, outperforming 8- and 16-bit devices on MIPS/ $\mu$ W. It also supports integrated sleep modes. On-chip memory for this CPU includes 576 KB of SRAM and 448 KB of ROM. ### 7.2 IEEE 802.11n MAC The CYW43907 WLAN media access controller (MAC) is designed to support high-throughput operation with low power consumption. It does so without compromising the Bluetooth coexistence policies, thereby enabling optimal performance over both networks. In addition, several power-saving modes have been implemented that allow the MAC to consume very little power while maintaining network-wide timing synchronization. The architecture diagram of the MAC is shown in Figure 12. The following sections provide an overview of the important MAC modules. Figure 12. WLAN MAC Architecture The CYW43907 WLAN MAC supports features specified in the IEEE 802.11 base standard and amended by IEEE 802.11n. The key MAC features include: - Transmission and reception of aggregated MPDUs (A-MPDU) for high throughput (HT). - Support for power management schemes, including WMM power-save, power-save multi-poll (PSMP), and multiphase PSMP operation. - Support for immediate ACK and Block-ACK policies. - Interframe space timing support, including RIFS. - Support for RTS/CTS and CTS-to-self frame sequences for protecting frame exchanges. - Back-off counters in hardware for supporting multiple priorities as specified in the WMM specification. - Timing synchronization function (TSF), network allocation vector (NAV) maintenance, and target beacon transmission time (TBTT) generation in hardware. - Hardware offload for AES-CCMP, legacy WPA TKIP, legacy WEP ciphers, WAPI, and support for key management. - Support for coexistence with Bluetooth and other external radios. - Programmable independent basic service set (IBSS) or infrastructure basic service set functionality. - Statistics counters for MIB support. #### 7.2.1 PSM The programmable state machine (PSM) is a microcoded engine that provides most of the low-level control to the hardware in order to implement the IEEE 802.11 specification. It is a microcontroller that is highly optimized for flow-control operations, which are predominant in implementations of communication protocols. The instruction set and fundamental operations are simple and general, allowing algorithms to be optimized very late in the design process. It also allows for changes to the algorithms to track evolving IEEE 802.11 specifications. The PSM fetches instructions from microcode memory. It uses the shared memory to obtain operands for instructions, as a data store, and to exchange data between both the host and the MAC data pipeline (via the SHM bus). The PSM also uses a scratch-pad memory (similar to a register bank) to store frequently accessed and temporary variables. The PSM exercises fine-grained control over the hardware engines by programming internal hardware registers (IHR). These IHRs are colocated with the hardware functions they control and are accessed by the PSM via the IHR bus. The PSM fetches instructions from the microcode memory using an address determined by the program counter, instruction literal, or a program stack. For ALU operations, the operands are obtained from shared memory, scratch-pad memory, IHRs, or instruction literals, and the results are written into the shared memory, scratch-pad memory, or IHRs. There are two basic branch instructions: conditional branches and ALU-based branches. To better support the many decision points in the IEEE 802.11 algorithms, branches can depend on either readily available signals from the hardware modules (branch condition signals are available to the PSM without polling the IHRs) or on the results of ALU operations. ### 7.2.2 WEP The wired equivalent privacy (WEP) engine encapsulates all the hardware accelerators to perform encryption and decryption as well as MIC computation and verification. The accelerators implement the following cipher algorithms: legacy WEP, WPA TKIP, WPA2 AES-CCMP. The PSM determines, based on the frame type and association information, the appropriate cipher algorithm to use. It supplies the keys to the hardware engines from an on-chip key table. The WEP interfaces with the transmit engine (TXE) to encrypt and compute the MIC on transmit frames and the receive engine (RXE) to decrypt and verify the MIC on receive frames. ### 7.2.3 TXE The transmit engine (TXE) constitutes the transmit data path of the MAC. It coordinates the DMA engines to store the transmit frames in the TXFIFO. It interfaces with the WEP module to encrypt frames and transfers the frames across the MAC-PHY interface at the appropriate time determined by the channel-access mechanisms. The data received from the DMA engines are stored in transmit FIFOs. The MAC has multiple logical queues to support traffic streams that have different QoS priority requirements. The PSM uses the channel access information from the IFS module to schedule a queue from which the next frame is transmitted. Once the frame is scheduled, the TXE hardware transmits the frame based on a precise timing trigger received from the IFS module. The TXE module also contains the hardware that allows the rapid assembly of MPDUs into an A-MPDU for transmission. The hardware module aggregates the encrypted MPDUs by adding appropriate headers and pad delimiters as needed. ### 7.2.4 RXE The receive engine (RXE) constitutes the receive data path of the MAC. It interfaces with the DMA engine to drain the received frames from the RXFIFO. It transfers bytes across the MAC-PHY interface and interfaces with the WEP module to decrypt frames. The decrypted data is stored in the RXFIFO. The RXE module contains filters that are programmed by the PSM to accept or filter frames based on several criteria such as receiver address, BSSID, and certain frame types. The RXE module also contains the hardware required to detect A-MPDUs, parse the headers of the containers, and disaggregate them into component MPDUS. #### 7.2.5 IFS The IFS module contains the timers required to determine interframe-space timing including RIFS timing. It also contains multiple backoff engines required to support prioritized access to the medium as specified by WMM. The interframe-spacing timers are triggered by the cessation of channel activity on the medium, as indicated by the PHY. These timers provide precise timing to the TXE to begin frame transmission. The TXE uses this information to send response frames or perform transmit frame-bursting (RIFS or SIFS separated, as within a TXOP). The backoff engines (for each access category) monitor channel activity, in each slot duration, to determine whether to continue or pause the backoff counters. When the backoff counters reach 0, the TXE gets notified so that it may commence frame transmission. In the event of multiple backoff counters decrementing to 0 at the same time, the hardware resolves the conflict based on policies provided by the PSM. The IFS module also incorporates hardware that allows the MAC to enter a low-power state when operating under the IEEE power save mode. In this mode, the MAC is in a suspended state with its clock turned off. A sleep timer, whose count value is initialized by the PSM, runs on a slow clock and determines the duration over which the MAC remains in this suspended state. When the timer expires, the MAC is restored to its functional state. The PSM updates the TSF timer based on the sleep duration, ensuring that the TSF is synchronized to the network. The IFS module also contains the PTA hardware that assists the PSM in Bluetooth coexistence functions. ### 7.2.6 TSF The timing synchronization function (TSF) module maintains the TSF timer of the MAC. It also maintains the target beacon transmission time (TBTT). The TSF timer hardware, under the control of the PSM, is capable of adopting timestamps received from beacon and probe response frames in order to maintain synchronization with the network. The TSF module also generates trigger signals for events that are specified as offsets from the TSF timer, such as uplink and downlink transmission times used in PSMP. #### 7.2.7 NAV The network allocation vector (NAV) timer module is responsible for maintaining the NAV information conveyed through the duration field of MAC frames. This ensures that the MAC complies with the protection mechanisms specified in the standard. The hardware, under the control of the PSM, maintains the NAV timer and updates the timer appropriately based on received frames. This timing information is provided to the IFS module, which uses it as a virtual carrier-sense indication. ### 7.2.8 MAC-PHY Interface The MAC-PHY interface consists of a data path interface to exchange RX/TX data from/to the PHY. In addition, there is an programming interface that can be controlled either by the host or the PSM to configure and control the PHY. # 7.3 IEEE 802.11<sup>™</sup> a/b/g/n PHY The CYW43907 WLAN digital PHY complies with IEEE 802.11a/b/g/n single-stream specifications to provide wireless LAN connectivity supporting data rates from 1 Mbps to 433.3 Mbps for low-power, high-performance, handheld applications. The PHY has been designed to work in the presence of interference, radio nonlinearity, and various other impairments. It incorporates optimized implementations of filters, FFTs, and Viterbi-decoder algorithms. Efficient algorithms have been designed to achieve maximum throughput and reliability, including algorithms for carrier sensing and rejection, frequency/phase/timing acquisition and tracking, and channel estimation and tracking. The PHY receiver also contains a robust IEEE 802.11b demodulator. The PHY carrier-sensing algorithm provides high throughput for IEEE 802.11b/g hybrid networks with Bluetooth coexistence. The key PHY features include: - Programmable data rates from MCS0-7 in 20 MHz and 40 MHz channels. - Support for Optional Short GI and Green Field modes in TX and RX. - TX and RX LDPC for improved range and power efficiency. - All scrambling, encoding, forward error correction, and modulation in the transmit direction and inverse operations in the receive direction. - Support for IEEE 802.11h/k for worldwide operation. - Advanced algorithms for low power consumption and enhanced sensitivity, range, and reliability. - Algorithms to improve performance in the presence of externally received Bluetooth signals. - An automatic gain control scheme for blocking and nonblocking cellular applications. - Closed loop transmit power control. - Digital RF chip calibration algorithms to handle CMOS RF chip process, voltage, and temperature (PVT) variations. - On-the-fly channel frequency and transmit power selection. - Per-packet RX antenna diversity. - Available per-packet channel quality and signal-strength measurements. - Compliance with FCC and other worldwide regulatory requirements. Figure 13. WLAN PHY Block Diagram # 8. WLAN Radio Subsystem The CYW43907 includes an integrated dual-band WLAN RF transceiver that has been optimized for use in 2.4 GHz and 5 GHz Wireless LAN systems. It has been designed to provide low-power, low-cost, and robust communications for applications operating in the globally available 2.4 GHz unlicensed ISM or 5 GHz U-NII bands. The transmit and receive sections include all on-chip filtering, mixing, and gain control functions. Ten RF control signals are available to drive external RF switches. In addition, these control signals can be used to support optional external 5 GHz band power and low-noise amplifiers. See the reference board schematics for more information. A block diagram of the radio subsystem is shown in Figure 14. Note that integrated on-chip baluns (not shown) convert the fully differential transmit and receive paths to single-ended signal pins. ### 8.1 Receiver Path The CYW43907 has a wide dynamic range, direct conversion receiver that employs high-order on-chip channel filtering to ensure reliable operation in the noisy 2.4 GHz ISM band or the entire 5 GHz U-NII band. The 2.4 GHz and 5 GHz paths each have a dedicated on-chip low-noise amplifier (LNA). #### 8.2 Transmit Path Baseband data is modulated and upconverted to the 2.4 GHz ISM or 5 GHz U-NII bands, respectively. Linear on-chip power amplifiers deliver high output powers while meeting IEEE 802.11a/b/g/n specifications without the need for external PAs. When using the internal PA, which is required in the 2.4 GHz band and optional in the 5 GHz band, closed-loop output power control is completely integrated. #### 8.3 Calibration The CYW43907 features dynamic and automatic on-chip calibration to continually compensate for temperature and process variations across components. These calibration routines are performed periodically during the course of normal radio operation. Examples of some of the automatic calibration algorithms are baseband filter calibration for optimum transmit and receive performance and LOFT calibration for carrier leakage reduction. In addition, I/Q calibration and VCO calibration are performed on-chip. No per-board calibration is required during manufacturing testing. This helps to minimize the test time and cost in large-volume production environments. Figure 14. Radio Functional Block Diagram # 9. Pinout and Signal Descriptions Figure 15 shows the bump map of the WLCSP package. Figure 15. 316-Bump WLCSP Map # 9.1 Bump List Table 10 contains the WLCSP bump names. Table 10. WLCSP Bump Names | Bump | Name | |------|------------| | 1 | NO CONNECT | | 2 | NO CONNECT | | 3 | NO CONNECT | | 4 | NO CONNECT | | 5 | NO CONNECT | | 6 | VSSC | | 7 | NO CONNECT | | 8 | NO CONNECT | | 9 | NO_CONNECT | | 10 | NO_CONNECT | | 11 | NO_CONNECT | | 12 | NO_CONNECT | | 13 | NO_CONNECT | | 14 | VSSC | | 15 | VSSC | | 16 | NO_CONNECT | | 17 | NO_CONNECT | | 18 | NO_CONNECT | | 19 | NO_CONNECT | | 20 | NO_CONNECT | | 21 | VSSC | | 22 | VSSC | | 23 | NO_CONNECT | | 24 | NO_CONNECT | | 25 | VSSC | | 26 | NO_CONNECT | | 27 | NO_CONNECT | | 28 | NO_CONNECT | | 29 | NO_CONNECT | | 30 | NO_CONNECT | | 31 | NO_CONNECT | | 32 | NO_CONNECT | | 33 | NO_CONNECT | | 34 | NO_CONNECT | | 35 | VSSC | | 36 | NO_CONNECT | | 37 | NO_CONNECT | | 38 | NO_CONNECT | | 39 | VSSC | | L | i | | Bump | Name | |------|------------| | 40 | VSSC | | 41 | NO_CONNECT | | 42 | VSSC | | 43 | NO_CONNECT | | 44 | NO_CONNECT | | 45 | NO_CONNECT | | 46 | NO_CONNECT | | 47 | NO_CONNECT | | 48 | NO_CONNECT | | 49 | NO_CONNECT | | 50 | VSSC | | 51 | NO_CONNECT | | 52 | VSSC | | 53 | VSSC | | 54 | NO_CONNECT | | 55 | NO_CONNECT | | 56 | VSSC | | 57 | VSSC | | 58 | VSSC | | 59 | VSSC | | 60 | VSSC | | 61 | NO_CONNECT | | 62 | NO_CONNECT | | 63 | NO_CONNECT | | 64 | NO_CONNECT | | 65 | NO_CONNECT | | 66 | NO_CONNECT | | 67 | NO_CONNECT | | 68 | NO_CONNECT | | 69 | NO_CONNECT | | 70 | NO_CONNECT | | 71 | SFL_IO1 | | 72 | SFL_IO3 | | 73 | SFL_IO0 | | 74 | SFL_CS | | 75 | SFL_IO2 | | 76 | SPI0_CLK | | 77 | SFL_CLK | | 78 | SPI0_MISO | | Bump | Name | |------|-----------------| | 79 | VSSC | | 80 | SPI1_CS | | 81 | SPI0_SISO | | 82 | SPI0_CS | | 83 | SPI1_CLK | | 84 | SPI1_MISO | | 85 | UART0_CTS | | 86 | SPI1_SISO | | 87 | UART0_TXD | | 88 | UART0_RXD | | 89 | I2C1_CLK | | 90 | I2C1_SDATA | | 91 | UART0_RTS | | 92 | I2C0_CLK | | 93 | I2C0_SDATA | | 94 | GPIO_9 | | 95 | GPIO_7 | | 96 | VSSC | | 97 | PMU_AVSS | | 98 | SR_VLX | | 99 | SR_VLX | | 100 | REG_ON | | 101 | SR_VLX | | 102 | SR_VLX | | 103 | VOUT_CLDO_SENSE | | 104 | VSSC | | 105 | VDDIO | | 106 | VOUT_LNLDO | | 107 | VOUT_BBPLLOUT | | 108 | SR_VDDBAT5V | | 109 | SR_VLX | | 110 | SR_PVSS | | 111 | SR_PVSS | | 112 | SR_VLX | | 113 | SR_VDDBAT5V | | 114 | VOUT_CLDO | | 115 | LDO_VDD1P5 | | 116 | LDO_VDD1P5 | | 117 | VOUT_3P3_SENSE | | 118 | VOUT_3P3 | | 119 | VOUT_3P3 | | 120 | LDO_VDD1P5 | | Bump | Name | |------|--------------| | 121 | VOUT_CLDO | | 122 | SR_VDDBAT5V | | 123 | SR_PVSS | | 124 | SR_PVSS | | 125 | SR_VDDBAT5V | | 126 | VOUT_CLDO | | 127 | LDO_VDD1P5 | | 128 | LDO_VDDBAT5V | | 129 | LDO_VDDBAT5V | | 130 | GPIO_14 | | 131 | GPIO_13 | | 132 | GPIO_5 | | 133 | GPIO_6 | | 134 | GPIO_8 | | 135 | VSSC | | 136 | GPIO_4 | | 137 | GPIO_16 | | 138 | VDDC | | 139 | GPIO_2 | | 140 | GPIO_11 | | 141 | GPIO_0 | | 142 | GPIO_1 | | 143 | GPIO_12 | | 144 | GPIO_3 | | 145 | GPIO_15 | | 146 | GPIO_10 | | 147 | SDIO_DATA_3 | | 148 | SDIO_DATA_2 | | 149 | SDIO_DATA_1 | | 150 | SDIO_DATA_0 | | 151 | SDIO_CMD | | 152 | SDIO_CLK | | 153 | I2S_MCLK0 | | 154 | I2S_SCLK0 | | 155 | I2S_SDATAO1 | | 156 | I2S_SDATAI1 | | 157 | VDDIO_I2S | | 158 | I2S_MCLK1 | | 159 | VDDIO_I2S | | 160 | I2S_SCLK1 | | 161 | I2S_SDATAO0 | | 162 | I2S_LRCLK1 | | Bump | Name | |------|----------------| | 163 | I2S_LRCLK0 | | 164 | I2S_SDATAI0 | | 165 | USB2_DSEL | | 166 | USB2_AVDD33 | | 167 | USB2_DP | | 168 | USB2_AVSS | | 169 | USB2_RREF | | 170 | USB2_DM | | 171 | USB2_DVSS | | 172 | USB2_AVSSBG | | 173 | USB2_AVDD33LDO | | 174 | VDDIO | | 175 | USB2_MONCDR | | 176 | USB2_AVDD33IO | | 177 | VSSC | | 178 | VSSC | | 179 | NO_CONNECT | | 180 | NO_CONNECT | | 181 | NO_CONNECT | | 182 | VSSC | | 183 | VSSC | | 184 | USB2_MONPLL | | 185 | PWM0 | | 186 | PWM1 | | 187 | PWM4 | | 188 | PWM5 | | 189 | PWM3 | | 190 | PWM2 | | 191 | AVSS_AUDIO | | 192 | AVDD1P2_AUDIO | | 193 | JTAG_SEL | | 194 | CLK_REQ | | 195 | VDDIO | | 196 | RF_SW_CTRL_9 | | 197 | VSSC | | 198 | SRSTN | | 199 | VDDIO_RF | | 200 | RF_SW_CTRL_8 | | 201 | RF_SW_CTRL_7 | | 202 | RF_SW_CTRL_6 | | 203 | OTP_VDD3P3 | | 204 | AVDD1P2 | | Bump | Name | |------|------------------| | 205 | RF_SW_CTRL_3 | | 206 | RF_SW_CTRL_4 | | 207 | RF_SW_CTRL_5 | | 208 | VDDIO_RF | | 209 | VSSC | | 210 | VSSC | | 211 | RF_SW_CTRL_2 | | 212 | AVSS | | 213 | LPO_XTAL_IN | | 214 | RF_SW_CTRL_1 | | 215 | RF_SW_CTRL_0 | | 216 | VDDC | | 217 | VDDC | | 218 | WRF_AFE_GND | | 219 | WRF_AFE_GND | | 220 | WRF_XTAL_VDD1P2 | | 221 | WRF_XTAL_VDD1P35 | | 222 | WRF_XTAL_XOP | | 223 | WRF_SYNTH_VDD3P3 | | 224 | WRF_AFE_GND | | 225 | WRF_AFE_GND | | 226 | WRF_XTAL_XON | | 227 | WRF_PMU_VDD1P35 | | 228 | WRF_PMU_VDD1P35 | | 229 | WRF_SYNTH_VDD1P2 | | 230 | WRF_AFE_GND | | 231 | WRF_AFE_VDD1P35 | | 232 | WRF_AFE_GND | | 233 | WRF_RFIN_5G | | 234 | WRF_AFE_GND | | 235 | WRF_EXT_TSSIA | | 236 | WRF_AFE_GND | | 237 | WRF_GPAIO_OUT | | 238 | WRF_AFE_GND | | 239 | WRF_PAOUT_5G | | 240 | WRF_PA_VDD3P3 | | 241 | WRF_PA_VDD3P3 | | 242 | WRF_AFE_GND | | 243 | WRF_AFE_GND | | 244 | WRF_TXMIX_VDD | | 245 | WRF_PAOUT_2G | | 246 | WRF_RFIN_2G | | Bump | Name | |------|-----------------| | 247 | WRF_AFE_GND | | 248 | VSSC | | 249 | HIB_XTALIN | | 250 | HIB_XTALOUT | | 251 | VSSC | | 252 | VDDC | | 253 | VSSC | | 254 | VDDC | | 255 | VDDIO_SD | | 256 | VSSC | | 257 | VDDIO | | 258 | VDDIO | | 259 | VSSC | | 260 | VSSC | | 261 | VDDIO | | 262 | VSSC | | 263 | VDDIO | | 264 | VSSC | | 265 | VSSC | | 266 | VSSC | | 267 | VDDC | | 268 | VDDC | | 269 | VDDIO | | 270 | HIB_VDDO | | 271 | VDDC | | 272 | VSSC | | 273 | VSSC | | 274 | VSSC | | 275 | VDDC | | 276 | VDDC | | 277 | VDDC | | 278 | HIB_REG_ON_OUT | | 279 | HIB_WAKE_B | | 280 | VDDC | | 281 | VDDC | | 282 | HIB_REG_ON_IN | | 283 | HIB_LPO_SELMODE | | 284 | RMII_G_TXD3 | | 285 | VDDC | | 286 | VDDC | | 287 | VSSC | | 288 | RMII_MDIO | | Bump | Name | |------|-------------| | 289 | VDDC | | 290 | VSSC | | 291 | VSSC | | 292 | VSSC | | 293 | RMII_G_COL | | 294 | RMII_G_TXC | | 295 | RMII_G_RXD2 | | 296 | RMII_G_RXD3 | | 297 | RMII_G_RXC | | 298 | RMII_G_CRS | | 299 | RMII_G_RXD1 | | 300 | RMII_G_TXD2 | | 301 | VSSC | | 302 | VSSC | | 303 | RMII_G_RXD0 | | 304 | RMII_G_TXD0 | | 305 | VDDIO_RMII | | 306 | RMII_G_TXEN | | 307 | VDDIO_RMII | | 308 | VSSC | | 309 | VDDC | | 310 | RMII_MDC | | 311 | RMII_G_TXD1 | | 312 | RMII_G_RXDV | | 313 | VSSC | | 314 | VDDC | | 315 | VSSC | | 316 | VDDC | ## 9.2 Signal Descriptions Table 11 provides the signal name, type, and description for each CYW43907 bump. The symbols shown under Type indicate pin directions (I/O = bidirectional, I = input, and O = output) and the internal pull-up/pull-down characteristics (PU = weak internal pull-up resistor and PD = weak internal pull-down resistor), if any. **Table 11. Signal Descriptions** | Bump Number | Signal Name | Туре | Description | |-------------|--------------|-----------------|------------------------------------------| | | Broadcom Se | rial Control (B | SSC) Interfaces | | 92 | I2C0_CLK | 0 | BSC master clock. | | 93 | I2C0_SDATA | I/O | BSC serial data | | 89 | I2C1_CLK | 0 | BSC master clock | | 90 | I2C1_SDATA | I/O | BSC serial data | | | | Clocks | | | 222 | WRF_XTAL_XOP | 1 | XTAL oscillator input. | | 226 | WRF_XTAL_XON | 0 | XTAL oscillator output. | | 213 | LPO_XTAL_IN | 1 | External sleep clock input (32.768 kHz). | | 249 | HIB_XTALIN | 1 | 3.3V 32 kHz crystal input | | 250 | HIB_XTALOUT | 0 | 3.3V 32 kHz crystal output | | 194 | CLK_REQ | 0 | Reference clock request | | | Ethernet | MAC Interface | e (MII/RMII) | | 297 | RMII_G_RXC | 1 | MII receive clock | | 293 | RMII_G_COL | 1 | MII collision detection | | 298 | RMII_G_CRS | 1 | MII carrier sense | | 294 | RMII_G_TXC | 1 | MII/RMII transmit clock | | 304 | RMII_G_TXD0 | 0 | MII/RMII transmit signal | | 311 | RMII_G_TXD1 | 0 | MII/RMII transmit signal | | 300 | RMII_G_TXD2 | 0 | MII transmit signal | | 284 | RMII_G_TXD3 | 0 | MII transmit signal | | 303 | RMII_G_RXD0 | 1 | MII/RMII receive signal | | 299 | RMII_G_RXD1 | 1 | MII/RMII receive signal | | 295 | RMII_G_RXD2 | 1 | MII receive signal | | 296 | RMII_G_RXD3 | 1 | MII receive signal | | 288 | RMII_MDIO | I/O | MII/RMII management data | | 310 | RMII_MDC | 0 | MII/RMII management clock | | 306 | RMII_G_TXEN | 0 | MII/RMII transmit enable | | 312 | RMII_G_RXDV | 1 | MII/RMII receive data valid | Table 11. Signal Descriptions (Cont.) | Bump Number | Signal Name | Туре | Description | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | • | ~ | O Interface (WL | • | | 141 | GPIO_0 | I/O | | | 142 | GPIO_1 | I/O | | | 139 | GPIO_2 | I/O | | | 144 | GPIO_3 | I/O | 1 | | 136 | GPIO_4 | I/O | | | 132 | GPIO_5 | I/O | | | 133 | GPIO_6 | I/O | | | 95 | GPIO_7 | I/O | | | 134 | GPIO_8 | I/O | Programmable GPIO pins. | | 94 | GPIO_9 | I/O | | | 146 | GPIO_10 | I/O | | | 140 | GPIO_11 | I/O | | | 143 | GPIO_12 | I/O | | | 131 | GPIO_13 | I/O | | | 130 | GPIO_14 | I/O | | | 145 | GPIO_15 | I/O | | | 137 | GPIO_16 | I/O | | | | <u> </u> | Ground | | | 218, 219, 224, 225, 230, 232, 234, 236, 238, 242, 243, 247 | WRF_AFE_GND | GND | AFE ground | | 6, 14, 15, 21, 22, 25, 35, 39, 40, 42, 50, 52, 53, 56–60, 79, 96, 104, 135, 177, 178, 182, 183, 197, 209, 210, 248, 251, 253, 256, 259, 260, 262, 264–266, 272–274, 287, 290–292, 301, 302, 308, 313, 315 | vssc | GND | Core ground for WLAN and APP sections | | 110, 111, 123, 124 | SR_PVSS | GND | Power ground | | 97 | PMU_AVSS | GND | Quiet ground | | 212 | AVSS | GND | Baseband PLL ground | | 191 | AVSS_AUDIO | GND | AUDIO PLL ground | | 168 | USB2_AVSS | GND | USB 2.0 analog ground | | 172 | USB2_AVSSBG | GND | USB 2.0 analog ground | | 171 | USB2_DVSS | GND | USB 2.0 digital ground | | | Hibernation Block, | Power-Down/Po | ower-Up, and Reset | | 100 | REG_ON | I | Used by PMU to power up or power down the internal CYW43907 regulators used by the WLAN and APP sections. Also, when deasserted, this pin holds the WLAN and APP sections in reset. This pin has an internal 200 k $\Omega$ pull-down resistor that is enabled by default. It can be disabled through programming. | | 282 | HIB_REG_ON_IN | I | Used by the hibernation block to power up or power down the internal CYW43907 regulators. For applications that use the hibernation block, HIB_REG_ON_OUT must connect to REG_ON. Also, when deasserted, this pin holds the WLAN and APP sections in reset. | Table 11. Signal Descriptions (Cont.) | Bump Number | Signal Name | Туре | Description | |--------------------------------------------------------------------------------------------------|-----------------|------------------|--------------------------------------------------------------------------------------| | 278 | HIB_REG_ON_OUT | 0 | REG_ON output signal generated by the hibernation block. | | 279 | HIB_WAKE_B | I | Wake up chip from hibernation mode. | | 283 | HIB_LPO_SELMODE | I | Select precise or coarse 32 kHz clock. | | 198 | SRSTN | 1 | System reset. This active-low signal resets the backplanes. | | | ' | | | | 153 | I2S_MCLK0 | I/O | M clock | | 154 | I2S_SCLK0 | I/O | S clock | | 163 | I2S_LRCLK0 | I/O | LR clock | | 164 | I2S_SDATAI0 | I | I <sup>2</sup> S data input | | 161 | I2S_SDATAO0 | 0 | I <sup>2</sup> S data output | | 158 | I2S_MCLK1 | I/O | M clock | | 160 | I2S_SCLK1 | I/O | S clock | | 162 | I2S_LRCLK1 | I/O | LR clock | | 156 | I2S_SDATAI1 | I | I <sup>2</sup> S data input | | 155 | I2S_SDATAO1 | 0 | I <sup>2</sup> S data output | | | , | JTAG Interface | | | 193 | JTAG_SEL | I | JTAG select. This pin must be connected to ground if the JTAG interface is not used. | | | | No Connects | | | 1–5, 7–13, 16–20, 23, 24, 26–<br>34, 36–38, 41, 43–49, 51, 54,<br>55, 61–70, 179–181 | NO_CONNECT | _ | No connect | | | Power St | upplies (Miscell | laneous) | | 203 | OTP_VDD3P3 | PWR | OTP 3.3V supply | | 138, 216, 217, 252, 254, 267,<br>268, 271,<br>275–277, 280, 281, 285, 286,<br>289, 309, 314, 316 | VDDC | PWR | 1.2V core supply for WLAN | | 105, 174, 195, 257, 258, 261, 263, 269 | VDDIO | PWR | I/O supply | | 199, 208 | VDDIO_RF | PWR | I/O supply for RF switch control pads (3.3V). | | 157, 159 | VDDIO_I2S | PWR | I/O supply for I <sup>2</sup> S | | 305, 307 | VDDIO_RMII | PWR | I/O supply for RMII | | 255 | VDDIO_SD | PWR | I/O supply for SDIO | | 270 | HIB_VDDO | PWR | I/O supply for hibernation block | | 204 | AVDD1P2 | PWR | 1.2V supply for baseband PLL | | 192 | AVDD1P2_AUDIO | PWR | 1.2V supply for audio PLL | | 166 | USB2_AVDD33 | PWR | 3.3V supply for USB 2.0 | | 173 | USB2_AVDD33LDO | PWR | 3.3V supply for USB 2.0 | | 176 | USB2_AVDD33IO | PWR | 3.3V supply for USB 2.0 | | | | 1 | 1 2 2 | Table 11. Signal Descriptions (Cont.) | Bump Number | Signal Name | Туре | Description | | | | | |-------------|------------------|-----------------|---------------------------------------------------------------------------|--|--|--|--| | | Powe | er Supplies (W | /LAN) | | | | | | 223 | WRF_SYNTH_VDD3P3 | PWR | Synthesizer VDD 3.3V supply | | | | | | 240, 241 | WRF_PA_VDD3P3 | PWR | 2.4 GHz and 5 GHz PA 3.3V VBAT supply | | | | | | 227, 228 | WRF_PMU_VDD1P35 | PWR | PMU 1.35V supply | | | | | | 244 | WRF_TXMIX_VDD | PWR | 3.3V supply for TX mixer | | | | | | 229 | WRF_SYNTH_VDD1P2 | PWR | 1.2V supply for synthesizer | | | | | | 231 | WRF_AFE_VDD1P35 | PWR | 1.35V supply for the analog front end (AFE) | | | | | | | | PWM Interface | 9 | | | | | | 185 | PWM0 | 0 | Pulse width modulation bit 0. | | | | | | 186 | PWM1 | 0 | Pulse width modulation bit 1 | | | | | | 190 | PWM2 | 0 | Pulse width modulation bit 2 | | | | | | 189 | PWM3 | 0 | Pulse width modulation bit 3 | | | | | | 187 | PWM4 | 0 | Pulse width modulation bit 4 | | | | | | 188 | PWM5 | 0 | Pulse width modulation bit 5 | | | | | | | RF Sig | nal Interface ( | WLAN) | | | | | | 246 | WRF_RFIN_2G | I | 2.4 GHz WLAN receiver input | | | | | | 233 | WRF_RFIN_5G | I | 5 GHz WLAN receiver input | | | | | | 245 | WRF_PAOUT_2G | 0 | 2.4 GHz WLAN PA output | | | | | | 239 | WRF_PAOUT_5G | 0 | 5 GHz WLAN PA output | | | | | | 235 | WRF_EXT_TSSIA | I | 5 GHz TSSI input from an optional external power amplifier/power detector | | | | | | 237 | WRF_GPAIO_OUT | I/O | Analog GPIO | | | | | | | RF S | witch Control | Lines | | | | | | 215 | RF_SW_CTRL_0 | 0 | | | | | | | 214 | RF_SW_CTRL_1 | 0 | | | | | | | 211 | RF_SW_CTRL_2 | 0 | | | | | | | 205 | RF_SW_CTRL_3 | 0 | | | | | | | 206 | RF_SW_CTRL_4 | 0 | Programmable RF switch control lines. The control lin | | | | | | 207 | RF_SW_CTRL_5 | I/O | are programmable via the driver and nvram.txt file. | | | | | | 202 | RF_SW_CTRL_6 | I/O | | | | | | | 201 | RF_SW_CTRL_7 | I/O | | | | | | | 200 | RF_SW_CTRL_8 | I/O | | | | | | | 196 | RF_SW_CTRL_9 | I/O | | | | | | | | | SDIO Interface | | | | | | | 152 | SDIO_CLK | I/O | SDIO cock | | | | | | 151 | SDIO_CMD | I/O | SDIO command line | | | | | | 150 | SDIO_DATA_0 | I/O | SDIO data line 0 | | | | | | 149 | SDIO_DATA_1 | I/O | SDIO data line 1 | | | | | | 148 | SDIO_DATA_2 | I/O | SDIO data line 2 | | | | | | 147 | SDIO_DATA_3 | I/O | SDIO data line 3 | | | | | | | | 3/PDIF Interfac | | | | | | Table 11. Signal Descriptions (Cont.) | Bump Number | Signal Name | Туре | Description | | | | | |-----------------------------|--------------------------------|-----------------|----------------------------------------|--|--|--|--| | Dainy Hambor | | PI Flash Interf | <u> </u> | | | | | | 77 | SFL_CLK | 0 | Flash clock | | | | | | 73 | SFL_IO0 | 1/0 | Flash data | | | | | | 71 | SFL_IO1 | I/O | Flash data | | | | | | 75 | SFL_IO2 | I/O Flash data | | | | | | | 72 | SFL_IO3 | 1/0 | Flash data | | | | | | 74 | SFL_CS | 0 | Flash slave select | | | | | | 17 | 01 1_00 | SPI Interfaces | | | | | | | Note: Fook CDI interfece of | an alternatively be configured | | | | | | | | | an alternatively be configured | | | | | | | | 76 | SPI0_CLK | 0 | SPI clock | | | | | | 78 | SPI0_MISO | | SPI data master in | | | | | | 81 | SPI0_SISO | 0 | SPI data master out | | | | | | 82 | SPI0_CS | 0 | SPI slave select | | | | | | 83 | SPI1_CLK | 0 | SPI clock | | | | | | 84 | SPI1_MISO | l<br>- | SPI data master in | | | | | | 86 | SPI1_SISO | 0 | SPI data master out | | | | | | 80 | SPI1_CS | 0 | SPI slave select | | | | | | | | UART Interfac | | | | | | | 85 | UART0_CTS | I | UART clear-to-send | | | | | | 91 | UART0_RTS | 0 | UART request-to-send | | | | | | 88 | UART0_RXD | I | UART serial input | | | | | | 87 | UART0_TXD | 0 | UART serial output | | | | | | | T | USB 2.0 | | | | | | | 170 | USB2_DM | I/O | USB 2.0 data | | | | | | 167 | USB2_DP | I/O | USB 2.0 data | | | | | | 169 | USB2_RREF | I | USB 2.0 reference resistor connection | | | | | | 175 | USB2_MONCDR | 0 | USB 2.0 CDR monitor | | | | | | 184 | USB2_MONPLL | 0 | USB 2.0 PLL monitor | | | | | | 165 | USB2_DSEL | I | USB 2.0 host and device mode selection | | | | | | | | Regulators (In | | | | | | | 108, 113, 122, 125 | SR_VDDBAT5V | I | VBAT. | | | | | | 98, 99, 101, 102, 109, 112 | SR_VLX | 0 | CBUCK switching regulator output | | | | | | 115, 116, 120, 127 | LDO_VDD1P5 | I | LNLDO input | | | | | | 128, 129 | LDO_VDDBAT5V | I | LDO VBAT | | | | | | 221 | WRF_XTAL_VDD1P35 | I | XTAL LDO input (1.35V) | | | | | | 220 | WRF_XTAL_VDD1P2 | 0 | XTAL LDO output (1.2V) | | | | | | 106 | VOUT_LNLDO | 0 | Output of LNLDO | | | | | | 114, 121, 126 | VOUT_CLDO | 0 | Output of core LDO | | | | | | 118, 119 | VOUT_3P3 | 0 | LDO 3.3V output | | | | | | 117 | VOUT_3P3_SENSE | 0 | Voltage sense pin for LDO 3.3V output | | | | | | 103 | VOUT_CLDO_SENSE | 0 | Voltage sense pin for core LDO | | | | | | 107 | VOUT_BBPLLOUT | 0 | Output of baseband PLL | | | | | # 10. GPIO Signals and Strapping Options #### 10.1 Overview This section describes GPIO signals and strapping options. The pins are sampled at power-on reset (POR) to determine various operating modes. Sampling occurs a few milliseconds after an internal POR or deassertion of the external POR. After the POR, each pin assumes the GPIO or alternative function specified in Table 13. Each strapping option pin has an internal pull-up (PU) or pull-down (PD) resistor that determines the default mode. To change the mode, connect an external PU resistor to VDDIO or a PD resistor to ground, using a 10 k $\Omega$ resistor or less. Note: Refer to the reference board schematics for more information. #### 10.2 Weak Pull-Down and Pull-Up Resistances At VDDO = 3.3V $\pm 10\%$ , the minimum, typical, and maximum weak pull-down resistances (for a pin voltage of VDDO) are 37.99 k $\Omega$ , 44.57 k $\Omega$ , and 51.56 k $\Omega$ , respectively. At VDDO = 3.3V $\pm 10\%$ , the minimum, typical, and maximum weak pull-up resistances (for a pin voltage of 0V) are 34.73 k $\Omega$ , 39.58 k $\Omega$ , and 44.51 k $\Omega$ , respectively. #### 10.3 Strapping Options Table 12 provides the strapping options. **Table 12. Strapping Options** | Pin Name | Strap | Bump# | Default Internal<br>Pull During Strap | | |--------------|----------------|-------|---------------------------------------|---------------------------------------------------------------------------| | GPIO_1 | GSPI_MODE | 142 | PD | Enable gSPI interface | | GPIO_7 | WCPU_BOOT_MODE | 95 | PD | Boot from SoC SROM or SoC SRAM | | GPIO_11 | ACPU_BOOT_MODE | 140 | PD | Boot from tightly coupled memory (TCM) ROM or TCM RAM | | GPIO_13 | SDIO_MODE | 131 | PD | Select either SDIO host mode or SDIO device mode | | GPIO_15 | VTRIM_EN | 145 | PD | Enable PMU voltage trimming | | RF_SW_CTRL_5 | DAP_CLK_SEL | 207 | PD | Select XTAL clock or the test clock (tck) for the debug access port (DAP) | | RF_SW_CTRL_7 | RSRC_INIT_MODE | 201 | PD | PMU resource initialization mode selection | Document No. 002-14829 Rev. \*F Page 43 of 94 # 10.4 Alternate GPIO Signal Functions Table 13 provides the alternate signal functions of the GPIO signals. **Table 13. Alternate GPIO Signal Functions** | GPIO | Default | JTAG_SEL | Default Pull | HOLD/PDLOW/PDHIGH | Strap | Comments | |---------|-------------|-----------|--------------|-------------------|----------------|----------| | GPIO_0 | USB20H_CTL | _ | No pull | HOLD | _ | 8 mA | | GPIO_1 | _ | _ | Down | HOLD | GSPI_MODE | 8 mA | | GPIO_2 | GCI_GPIO(0) | JTAG_TCK | No pull | HOLD | - | 8 mA | | GPIO_3 | GCI_GPIO(1) | JTAG_TMS | No pull | HOLD | _ | 8 mA | | GPIO_4 | GCI_GPIO(2) | JTAG_TDI | No pull | HOLD | - | 8 mA | | GPIO_5 | GCI_GPIO(3) | JTAG_TDO | No pull | HOLD | - | 8 mA | | GPIO_6 | GCI_GPIO(4) | JTAG_TRST | No pull | HOLD | _ | 8 mA | | GPIO_7 | _ | _ | Down | HOLD | WCPU_BOOT_MODE | 8 mA | | GPIO_8 | GPIO_8 | _ | No pull | HOLD | - | 8 mA | | GPIO_9 | GPIO_9 | _ | Down | HOLD | - | 8 mA | | GPIO_10 | GPIO_10 | _ | No pull | HOLD | - | 8 mA | | GPIO_11 | _ | _ | Down | HOLD | ACPU_BOOT_MODE | 8 mA | | GPIO_12 | GPIO_12 | _ | No pull | HOLD | _ | 8 mA | | GPIO_13 | _ | _ | Down | HOLD | SDIO_MODE | 8 mA | | GPIO_14 | GPIO_14 | _ | No pull | HOLD | - | 8 mA | | GPIO_15 | _ | _ | Down | HOLD | VTRIM_EN | 8 mA | | GPIO_16 | _ | _ | No pull | HOLD | _ | 8 mA | # 11. Pin Multiplexing Table 14 shows the pin multiplexing functions. Table 14. Pin Multiplexing | Pin | Function | | | | | | | | | | | | | | |-----------------|----------|-------------------|-------------------|------------|-----------------------|-------------------------|---------|---------|------------------|---------------------|---------------------|--|--|--| | PIN | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | | | | | GPIO_0 | GPIO_0 | UART0_RXD | I2C1_SDATA | PWM0 | SPI1_MISO | PWM2 | GPIO_12 | GPIO_8 | _ | PWM4 | USB20H_CTL | | | | | GPIO_1 | GPIO_1 | UART0_TXD | I2C1_CLK | PWM1 | SPI1_CLK | PWM3 | GPIO_13 | GPIO_9 | _ | PWM5 | _ | | | | | GPIO_2 | GPIO_2 | _ | _ | GCI_GPIO_0 | _ | _ | _ | - | TCK | _ | _ | | | | | GPIO_3 | GPIO_3 | _ | _ | GCI_GPIO_1 | _ | _ | _ | - | TMS | _ | _ | | | | | GPIO_4 | GPIO_4 | _ | _ | GCI_GPIO_2 | - | _ | _ | _ | TDI | _ | _ | | | | | GPIO_5 | GPIO_5 | _ | _ | GCI_GPIO_3 | - | _ | _ | _ | TDO | _ | _ | | | | | GPIO_6 | GPIO_6 | - | _ | GCI_GPIO_4 | - | _ | _ | _ | TRST_L | _ | _ | | | | | GPIO_7 | GPIO_7 | UART0_<br>RTS_OUT | PWM1 | PWM3 | SPI1_CS | I2C1_CLK | GPIO_15 | GPIO_11 | PMU_TEST_O | - | PWM5 | | | | | GPIO_8 | GPIO_8 | SPI1_MISO | PWM2 | PWM4 | UART0_RXD | _ | GPIO_16 | GPIO_12 | TAP_SEL_P | I2C1_SDATA | PWM0 | | | | | GPIO_9 | GPIO_9 | SPI1_CLK | PWM3 | PWM5 | UART0_TXD | _ | GPIO_0 | GPIO_13 | _ | I2C1_CLK | PWM1 | | | | | GPIO_10 | GPIO_10 | SPI1_MOSI | PWM4 | I2C1_SDATA | UARTO_<br>CTS_IN | PWM0 | GPIO_1 | GPIO_14 | PWM2 | SDIO_SEP_INT | SDIO_SEP_IN<br>T_0D | | | | | GPIO_11 | GPIO_11 | SPI1_CS | PWM5 | I2C1_CLK | UART0_<br>RTS_OUT | PWM1 | GPIO_7 | GPIO_15 | PWM3 | - | _ | | | | | GPIO_12 | GPIO_12 | I2C1_SDATA | UART0_RXD | SPI1_MISO | PWM2 | PWM4 | GPIO_8 | GPIO_16 | PWM0 | SDIO_SEP_INT<br>_0D | SDIO_SEP_IN<br>T | | | | | GPIO_13 | GPIO_13 | I2C1_CLK | UART0_TXD | SPI1_CLK | PWM3 | PWM5 | GPIO_9 | GPIO_0 | PWM1 | _ | _ | | | | | GPIO_14 | GPIO_14 | PWM0 | UART0_<br>CTS_IN | SPI1_MOSI | I2C1_SDATA | - | GPIO_10 | _ | PWM4 | _ | PWM2 | | | | | GPIO_15 | GPIO_15 | PWM1 | UARTO_<br>RTS_OUT | SPI1_CS | I <sup>2</sup> C1_CLK | - | GPIO_11 | GPIO_7 | PWM5 | - | PWM3 | | | | | GPIO_16 | GPIO_16 | UART0_<br>CTS_IN | PWM0 | PWM2 | SPI1_MOSI | I <sup>2</sup> C1_SDATA | GPIO_14 | GPIO_10 | RF_<br>DISABLE_L | - | PWM4 | | | | | SDIO_CLK | SDIO_CLK | _ | - | - | - | - | - | _ | SDIO_AOS_<br>CLK | - | _ | | | | | SDIO_CMD | SDIO_CMD | _ | - | _ | _ | - | - | _ | SDIO_AOS_<br>CMD | _ | _ | | | | | SDIO_<br>DATA_0 | SDIO_D0 | _ | - | - | - | - | - | _ | SDIO_AOS_<br>D0 | - | - | | | | | SDIO_<br>DATA_1 | SDIO_D1 | _ | - | - | - | - | - | _ | SDIO_AOS_<br>D1 | - | - | | | | | SDIO_<br>DATA_2 | SDIO_D2 | _ | - | - | - | - | - | - | SDIO_AOS_<br>D2 | - | - | | | | Document No. 002-14829 Rev. \*F Page 45 of 94 Table 14. Pin Multiplexing | Di | | Function | | | | | | | | | | | | | |-------------------------|-------------------------|-----------------|-----------------|---|---|---|---|---|-----------------|----|----|--|--|--| | Pin | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | | | | | SDIO_<br>DATA_3 | SDIO_D3 | _ | - | _ | _ | - | - | _ | SDIO_AOS_<br>D3 | _ | _ | | | | | RF_SW_<br>CTRL_5 | RF_SW_<br>CTRL_5 | GCI_GPIO_5 | - | _ | - | - | - | _ | - | _ | - | | | | | RF_SW_<br>CTRL_6 | RF_SW_<br>CTRL_6 | UART_<br>DBG_RX | SECI_IN | _ | - | - | - | _ | - | - | - | | | | | RF_SW_<br>CTRL_7 | RF_SW_<br>CTRL_7 | UART_<br>DBG_TX | SECI_OUT | _ | _ | - | - | _ | _ | - | - | | | | | RF_SW_<br>CTRL_8 | RF_SW_<br>CTRL_8 | SECI_IN | UART_<br>DBG_RX | _ | _ | _ | _ | _ | _ | - | _ | | | | | RF_SW_<br>CTRL_9 | RF_SW_<br>CTRL_9 | SECI_OUT | UART_<br>DBG_TX | - | _ | _ | _ | _ | _ | - | _ | | | | | PWM0 | PWM0 | GPIO_2 | GPIO_18 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | PWM1 | PWM1 | GPIO_3 | GPIO_19 | _ | _ | _ | _ | - | _ | _ | _ | | | | | PWM2 | PWM2 | GPIO_4 | GPIO_20 | _ | _ | _ | _ | - | _ | _ | _ | | | | | PWM3 | PWM3 | GPIO_5 | GPIO_21 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | PWM4 | PWM4 | GPIO_6 | GPIO_22 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | PWM5 | PWM5 | GPIO_8 | GPIO_23 | _ | _ | _ | _ | - | _ | _ | _ | | | | | SPI0_MISO | SPI0_MISO | GPIO_17 | GPIO_24 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | SPI0_CLK | SPI0_CLK | GPIO_18 | GPIO_25 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | SPI0_MOSI | SPI0_MOSI | GPIO_19 | GPIO_26 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | SPI0_CS | SPI0_CS | GPIO_20 | GPIO_27 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | I <sup>2</sup> C0_SDATA | I2C0_SDATA | GPIO_21 | GPIO_28 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | I <sup>2</sup> C0_CLK | I <sup>2</sup> C0_CLK | GPIO_22 | GPIO_29 | - | _ | - | _ | - | - | _ | - | | | | | I <sup>2</sup> S_MCLK0 | I <sup>2</sup> S_MCLK0 | GPIO_23 | GPIO_0 | - | _ | _ | _ | _ | - | _ | _ | | | | | I <sup>2</sup> S_SCLK0 | I <sup>2</sup> S_SCLK0 | GPIO_24 | GPIO_2 | - | _ | _ | _ | _ | - | _ | - | | | | | I <sup>2</sup> S_LRCLK0 | I <sup>2</sup> S_LRCLK0 | GPIO_25 | GPIO_3 | - | - | _ | _ | - | _ | _ | _ | | | | Table 14. Pin Multiplexing | Pin | Function | | | | | | | | | | | | |------------------------------|------------------------------|---------|---------|---|---|---|---|---|---|----|----|--| | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | | | I <sup>2</sup> S_S<br>DATAI0 | I <sup>2</sup> S<br>SDĀTAI0 | GPIO_26 | GPIO_4 | _ | _ | _ | _ | - | _ | - | - | | | I <sup>2</sup> S<br>SDĀTAO0 | I <sup>2</sup> S<br>SDĀTAO0 | GPIO_27 | GPIO_5 | _ | _ | _ | _ | - | _ | - | - | | | I <sup>2</sup> S_<br>SDATAO1 | I <sup>2</sup> S_<br>SDATAO1 | GPIO_28 | GPIO_6 | _ | _ | _ | _ | - | _ | - | - | | | I <sup>2</sup> S_SDATAI1 | I <sup>2</sup> S_SDATAI1 | GPIO_29 | GPIO_8 | - | - | - | - | _ | _ | _ | _ | | | I <sup>2</sup> S_MCLK1 | I <sup>2</sup> S_MCLK1 | GPIO_30 | GPIO_17 | - | - | _ | - | - | _ | _ | _ | | | I <sup>2</sup> S_SCLK1 | I <sup>2</sup> S_SCLK1 | GPIO_31 | GPIO_30 | - | - | - | _ | - | - | - | - | | | I <sup>2</sup> S_LRCLK1 | I <sup>2</sup> S_LRCLK1 | GPIO_0 | GPIO_31 | - | - | - | - | _ | _ | - | _ | | # 12. I/O States Table 15 provides I/O state information for the signals listed. The following notations are used in Table 15: - I: Input signal - O: Output signal - I/O: Input/Output signal - PU = Pulled up - PD = Pulled down - NoPull = Neither pulled up nor pulled down #### Table 15. I/O States | Ball Name | I/O | Keeper <sup>a</sup> | Active Mode | Low Power State/Sleep (All Power Present) | Power-<br>down <sup>b</sup> (REG_ON<br>Held Low) | Out-of-Reset; Before<br>Software Download<br>(REG_ON High) | Power<br>Rail | |---------------|-----|---------------------|------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------|------------------------------------------------------------|---------------| | HIB_REG_ON_IN | I | N | Input; PD (Pull-down can be disabled.) | Input; PD (Pull-down can be disabled.) | Input | Input | _ | | REG_ON | ı | N | Input; PD (Pull-down can be disabled.) | Input; PD (Pull-down can be disabled.) | Input; PD (of 200 kΩ) | Input; PD (of 200 kΩ) | _ | | CLK_REQ | I/O | Y | Open drain or push-pull (program-mable). Active high. | Open drain or push-pull (program-mable). Active high. | High-Z, NoPull | Open drain; active high | VDDO | | GPIO_0 | I/O | Y | Input/Output; PU, PD, or NoPull (programmable [Default: PD]) | Input/Output; PU, PD, or NoPull (programmable [Default: PD]) | High-Z, NoPull | Input; PD | VDDIO | | GPIO_1 | I/O | Y | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | High-Z, NoPull | Input; NoPull | VDDIO | | GPIO_2 | I/O | Y | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | High-Z, NoPull | Input; NoPull | VDDIO | | GPIO_3 | I/O | Y | Input/Output; PU, PD, or NoPull (programmable [Default: PD]) | Input/Output; PU, PD, or NoPull (programmable [Default: PD]) | High-Z, NoPull | Input; PD | VDDIO | | GPIO_4 | I/O | Y | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | High-Z, NoPull | Input; NoPull | VDDIO | | GPIO_5 | I/O | Y | Input/Output; PU, PD, or NoPull (programmable [Default: PD]) | Input/Output; PU, PD, or NoPull (programmable [Default: PD]) | High-Z, NoPull | Input; PD | VDDIO | Document No. 002-14829 Rev. \*F Page 48 of 94 Table 15. I/O States | Ball Name | I/O | Keeper <sup>a</sup> | Active Mode | Low Power State/Sleep (All Power Present) | Power-<br>down <sup>b</sup> (REG_ON<br>Held Low) | Out-of-Reset; Before<br>Software Download<br>(REG_ON High) | Power<br>Rail | |------------------------|-----|---------------------|------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------|------------------------------------------------------------|---------------| | GPIO_6 | I/O | Υ | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | High-Z, NoPull | Input; NoPull | VDDIO | | GPIO_7 | I/O | Y | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | High-Z, NoPull | Input; NoPull | VDDIO | | GPIO_8 | I/O | Y | Input/Output; PU, PD, or NoPull (programmable [Default: PD]) | Input/Output; PU, PD, or NoPull (programmable [Default: PD]) | High-Z, NoPull | Input; PD | VDDIO | | GPIO_9 | I/O | Y | Input/Output; PU, PD, or NoPull (programmable [Default: PD]) | Input/Output; PU, PD, or NoPull (programmable [Default: PD]) | High-Z, NoPull | Input; PD | VDDIO | | GPIO_10 | I/O | Y | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | High-Z, NoPull | Input; NoPull | VDDIO | | GPIO_11 | I/O | Y | Input/Output; PU, PD, or NoPull (programmable [Default: PD]) | Input/Output; PU, PD, or NoPull (programmable [Default: PD]) | High-Z, NoPull | Input; PD | VDDIO | | GPIO_12 | I/O | Y | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | High-Z, NoPull | Input; NoPull | VDDIO | | GPIO_13 | I/O | Y | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | High-Z, NoPull | Input; NoPull | VDDIO | | GPIO_14 | I/O | Y | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | High-Z, NoPull | Input; NoPull | VDDIO | | GPIO_15 | I/O | Y | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | High-Z, NoPull | Input; NoPull | VDDIO | | GPIO_16 | I/O | Y | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | Input/Output; PU, PD, or NoPull (programmable [Default: NoPull]) | High-Z, NoPull | Input; NoPull | VDDIO | | RF_SW_CTRL<br>(0 to 9) | I/O | Υ | Output; NoPull | Output; NoPull | High-Z | Output; NoPull | VDDIO<br>_RF | a. Keeper column: N = pad has no keeper. Y = pad has a keeper. Keeper is always active except in power-down state. If there is no keeper, and it is an input and there is NoPull, then the pad should be driven to prevent leakage due to floating pad (WL\_REG\_ON, for example). b. In the power-down state (xx\_REG\_ON=0): High-Z; NoPull => the pad is disabled because power is not supplied. ### 13. Electrical Characteristics Note: Values in this data sheet are design goals and are subject to change based on the results of device characterization. #### 13.1 Absolute Maximum Ratings **Caution!** The absolute maximum ratings in Table 16 indicate levels where permanent damage to the device can occur, even if these limits are exceeded for only a brief duration. Functional operation is not guaranteed under these conditions. Operation at absolute maximum conditions for extended periods can adversely affect long-term reliability of the device. Table 16. Absolute Maximum Ratings | Parameter | Symbol | Value | Unit | |---------------------------------------------------------|------------------------------------------------|---------------|----------| | DC supply for VBAT and PA driver supply <sup>a</sup> | VBAT | -0.5 to +5.5 | V | | DC supply voltage for digital I/O | VDDIO | -0.5 to 3.9 | V | | DC supply voltage for I <sup>2</sup> S I/O | VDDIO_I2S | -0.5 to 3.9 | V | | DC supply voltage for RF switch I/O | VDDIO_RF | -0.5 to 3.9 | V | | DC supply voltage for Ethernet I/O | VDDIO_RMII | -0.5 to 3.9 | V | | DC supply voltage for SDIO I/O | VDDIO_SD | -0.5 to 3.9 | V | | DC input supply voltage for CLDO, LNLDO, and BBPLL LDOb | - | -0.5 to 1.575 | V | | 3.3V DC supply for USB | USB2_AVDD33<br>USB2_AVDD33LDO<br>USB2_AVDD33IO | -0.5 to 3.9 | <b>V</b> | | 3.3V DC supply voltage for RF analog <sup>c</sup> | VDD3P3RF | -0.5 to 3.6 | V | | 1.35V DC supply voltage for RF analog <sup>d</sup> | VDD1P35RF | -0.5 to 1.5 | V | | 1.2V DC supply voltage for RF analog <sup>e</sup> | VDD1P2RF | -0.5 to 1.26 | V | | 1.2V DC supply voltage for analog circuits <sup>f</sup> | VDD1P2A | -0.5 to 1.26 | V | | DC supply voltage for the core <sup>g</sup> | VDDC | -0.5 to 1.32 | V | | DC supply voltage for OTP memory | OTP_VDD3P3 | -0.5 to 3.9 | V | | Maximum undershoot voltage for I/O | V <sub>undershoot</sub> | -0.5 | V | | Maximum junction temperature | Tj | 125 | °C | a. For the SR\_VDDBAT5V and LDO\_VDDBAT5V supplies. ### 13.2 Environmental Ratings The environmental ratings are shown in Table 17. Table 17. Environmental Ratings | Characteristic | Value | Units | Conditions/Comments | |---------------------------------------|--------------|-------|----------------------| | Ambient temperature (T <sub>A</sub> ) | -30 to +85 | °C | Functional operation | | Storage temperature | -40 to +125 | °C | - | | Relative humidity | Less than 60 | % | Storage | | | Less than 85 | % | Operation | b. For the LDO\_VDD1P5 and WRF\_XTAL\_VDD1P35 supplies. c. For the WRF\_SYNTH\_VDD3P3, WRF\_PA\_VDD3P3, and WRF\_TXMIX\_VDD supplies. d. For WRF\_PMU\_VDD1P35 and WRF\_AFE\_VDD1P35 supplies. e. For the WRF\_SYNTH\_VDD1P2 supply. f. For the AVDD1P2 AUDIO, AVDD1P2, and HSIC AVDD12 supplies. g. For the VDD, HSIC\_DVDD12, and HSIC2\_DVDD2 supplies. ## 13.3 Electrostatic Discharge Specifications Extreme caution must be exercised to prevent electrostatic discharge (ESD) damage. Proper use of wrist and heel grounding straps to discharge static electricity is required when handling these devices. Always store unused material in its antistatic packaging. Table 18. ESD Specifications | Pin Type | Symbol | Condition | ESD<br>Rating | Unit | |-------------------------------------------------------------------------|--------------|----------------------------------------------------------------------|---------------|------| | ESD, Handling<br>Reference: NQY00083,<br>Section 3.4, Group D9, Table B | ESD_HAND_HBM | Human body model contact discharge per JEDEC EID/<br>JESD22-A114 | 1.5 kΩ | > | | CDM | ESD_HAND_CDM | Charged device model contact discharge per JEDEC EIA/<br>JESD22-C101 | 250 | V | ## 13.4 Recommended Operating Conditions and DC Characteristics **Caution!** Functional operation is not guaranteed outside of the limits shown in Table 19. Operation outside these limits for extended periods can adversely affect long-term reliability of the device. Table 19. Recommended Operating Conditions and DC Characteristics | Parameter. | 0h - l | | l lmi4 | | | |--------------------------------------------------------|------------------------------------------------|------------------|---------|---------|------| | Parameter | Symbol | Minimum | Typical | Maximum | Unit | | DC supply voltage for VBAT | VBAT | 2.3 <sup>a</sup> | 3.6 | 4.8 | V | | DC supply voltage for digital I/O | VDDIO | 1.71 | _ | 3.63 | V | | DC supply voltage for I <sup>2</sup> S I/O | VDDIO_I2S | 1.71 | _ | 3.63 | V | | DC supply voltage for RF switch I/Os | VDDIO_RFb | 3.13 | 3.3 | 3.6 | V | | DC supply voltage for Ethernet I/O | VDDIO_RMII | 1.71 | _ | 3.63 | V | | DC supply voltage for SDIO I/O | VDDIO_SD | 1.71 | _ | 3.63 | V | | DC input supply voltage for CLDO, LNLDO, and BBPLL LDO | - | 1.3 | 1.35 | 1.5 | V | | 3.3V DC supply for USB | USB2_AVDD33<br>USB2_AVDD33LDO<br>USB2_AVDD33IO | 2.97 | 3.3 | 3.63 | V | | 3.3V DC supply voltage for RF analog | VDD3P3RF <sup>c</sup> | 3 | 3.3 | 3.45 | V | | 1.35V DC supply voltage for RF analog | VDD1P35RF <sup>c</sup> | 1.3 | 1.35 | 1.5 | V | | 1.2V DC supply voltage for RF analog | VDD1P2RF <sup>c</sup> | 1.1 | 1.2 | 1.26 | V | | 1.2V DC supply voltage for analog | VDD1P2A <sup>c</sup> | 1.1 | 1.2 | 1.26 | V | | DC supply voltage for core | VDDC | 1.14 | 1.2 | 1.26 | V | | DC supply voltage for OTP memory | OTP_VDD3P3 <sup>b</sup> | 2.97 | 3.3 | 3.63 | V | | DC supply voltage for TCXO input buffer | WRF_TCXO_VDD <sup>c</sup> | 1.62 | 1.8 | 1.98 | V | | Internal POR threshold | Vth_POR | 0.4 | _ | 0.7 | V | | SD | O Interface I/O Pins | | | | | | For VDDIO_SD = 1.8V: | | | | | | | Input high voltage | VIH | 1.27 | _ | _ | V | | Input low voltage | VIL | ı | _ | 0.58 | V | | Output high voltage @ 2 mA | VOH | 1.40 | _ | _ | V | | Output low voltage @ 2 mA | VOL | - | _ | 0.45 | V | | For VDDIO_SD = 3.3V: | | | | | | | Input high voltage | VIH | 0.625 ×<br>VDDIO | | _ | V | Table 19. Recommended Operating Conditions and DC Characteristics (Cont.) | Parameter | Symbol | | Unit | | | | | | |--------------------------------------------|-----------------------|--------------|---------|------------------|----------|--|--|--| | Parameter | Symbol | Minimum | Typical | Maximum | Unit | | | | | Input low voltage | VIL | 1 | 1 | 0.25 ×<br>VDDIO | <b>V</b> | | | | | Output high voltage @ 2 mA | VOH | 0.75 × VDDIO | 1 | _ | V | | | | | Output low voltage @ 2 mA | VOL | _ | _ | 0.125 ×<br>VDDIO | V | | | | | Of | ther Digital I/O Pins | | | | | | | | | For VDDIO = 1.8V: | | | | | | | | | | Input high voltage | VIH | 0.65 × VDDIO | ı | _ | ٧ | | | | | Input low voltage | VIL | 1 | 1 | 0.35 ×<br>VDDIO | <b>V</b> | | | | | Output high voltage @ 2 mA | VOH | VDDIO – 0.45 | ı | - | ٧ | | | | | Output low voltage @ 2 mA | VOL | _ | ı | 0.45 | V | | | | | For VDDIO = 3.3V: | | | | | | | | | | Input high voltage | VIH | 2.00 | - | _ | V | | | | | Input low voltage | VIL | _ | 1 | 0.80 | V | | | | | Output high voltage @ 2 mA | VOH | VDDIO – 0.4 | - | _ | V | | | | | Output low voltage @ 2 mA | VOL | _ | - | 0.40 | V | | | | | RF Switch Control Output Pins <sup>d</sup> | | | | | | | | | | For VDDIO_RF = 3.3V: | | | | | | | | | | Output high voltage @ 2 mA | VOH | VDDIO – 0.4 | - | _ | V | | | | | Output low voltage @ 2 mA | VOL | _ | 1 | 0.40 | V | | | | | Input capacitance | C <sub>IN</sub> | _ | _ | 5 | pF | | | | a. The CYW43907 is functional across this range of voltages. Optimal RF performance specified in the data sheet, however, is guaranteed only for 3V < VBAT < 4.8V. b. VDD3P3RF, which is an internally generated supply, can drive this node. There is sufficient current and the appropriate state is maintained during hibernation and sleep cycles. c. Internally generated supply. d. Programmable 2 mA to 16 mA drive strength. Default is 10 mA. ## 13.5 Power Supply Segments The digital I/O's are placed in physical segments. The supply voltage for each segment can be independently selected. Table 20 shows the power supply segments and the I/O pins associated with each segment. **Table 20. Power Supply Segments** | Power Supply<br>Segment | Pins | |-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDDIO | CLK_REQ, GPIO_0, GPIO_1, GPIO_2, GPIO_3, GPIO_4, GPIO_5, GPIO_6, GPIO_7, GPIO_8, GPIO_9, GPIO_10, GPIO_11, GPIO_12, GPIO_13, GPIO_14, GPIO_15, GPIO_16, I <sup>2</sup> C0_CLK, I <sup>2</sup> C0_SDATA, I <sup>2</sup> C1_CLK, I <sup>2</sup> C1_SDATA, JTĀG_SEL, PWM0, PWM1, PWM2, PWM3, PWM4, PWM5, SFL_CLK, SFL_CS, SFL_IO0, SFL_IO1, SFL_IO2, SFL_IO3, SPI0_CLK, SPI0_CS, SPI0_MISO, SPI0_SISO, SPI1_CLK, SPI1_CS, SPI1_MISO, SPI1_SISO, SRSTN, UART0_CTS, UART0_RTS, UART0_RXD, UART0_TXD, USB2_DSEL | | VDDIO_I <sup>2</sup> S | | | VDDIO_RF | RF_SW_CTRL_0, RF_SW_CTRL_1, RF_SW_CTRL_2, RF_SW_CTRL_3, RF_SW_CTRL_4, RF_SW_CTRL_5, RF_SW_CTRL_6, RF_SW_CTRL_7, RF_SW_CTRL_8, RF_SW_CTRL_9 | | VDDIO_RMII | RMII_G_COL, RMII_G_CRS, RMII_G_RXC, RMII_G_RXD0, RMII_G_RXD1, RMII_G_RXD2, RMII_G_RXD3, RMII_G_RXDV, RMII_G_TXC, RMII_G_TXD0, RMII_G_TXD1, RMII_G_TXD2, RMII_G_TXD3, RMII_G_TXEN, RMII_MDC, RMII_MDIO | # 13.6 Ethernet MAC Controller (MII/RMII) DC Characteristics **Table 21. MII Recommended Operating Condition** | Parameter | Symbol | Minimum | Maximum | Units | |----------------|-----------------------|---------|---------|-------| | Supply voltage | GMAC_VDDIO (MII/RMII) | 3.14 | 3.47 | ٧ | # 13.7 GPIO, UART, and JTAG Interfaces DC Characteristics Table 22. GPIO, UART, and JTAG Interfaces | Parameter | Symbol | Minimum | Maximum | Units | Conditions | |---------------------------|-----------------|---------|-------------|-------|------------| | Logic input high voltage | $V_{IH}$ | 2.0 | VDDIO + 0.5 | V | _ | | Logic input low voltage | V <sub>IL</sub> | -0.5 | 8.0 | V | _ | | Logic output high voltage | V <sub>OH</sub> | 2.4 | _ | V | _ | | Logic output low voltage | V <sub>OL</sub> | _ | 0.4 | V | _ | # 14. WLAN RF Specifications #### 14.1 Introduction The CYW43907 includes an integrated dual-band direct conversion radio that supports the 2.4 GHz and the 5 GHz bands. This section describes the RF characteristics of the 2.4 GHz and 5 GHz radio. **Note:** Values in this section of the data sheet are design goals and are subject to change based on device characterization results. Unless otherwise stated, limit values apply for the conditions specified in Table 17: "Environmental Ratings" and Table 19: "Recommended Operating Conditions and DC Characteristics". Typical values apply for the following conditions: - VBAT = 3.6V - Ambient temperature +25°C Figure 16. Port Locations for WLAN Testing ### 14.2 2.4 GHz Band General RF Specifications Table 23. 2.4 GHz Band General RF Specifications | Item | Condition Minimum | | Typical | Maximum | Unit | |-----------------------------------|-------------------------|---|---------|---------|------| | TX/RX switch time | Including TX ramp down | _ | _ | 5 | μs | | RX/TX switch time | Including TX ramp up | _ | _ | 2 | μs | | Power-up and power-down ramp time | DSSS/CCK<br>modulations | _ | _ | < 2 | μs | # 14.3 WLAN 2.4 GHz Receiver Performance Specifications Note: The specifications shown in Table 24 apply at the chip ports, unless otherwise defined. Table 24. WLAN 2.4 GHz Receiver Performance Specifications | Parameter | Condition/Notes | | Minimum | Typical | Maximum | Unit | |-------------------------------------------------------|------------------------------------------|----------------------------|------------|---------|---------|------| | Frequency range | _ | | 2400 | _ | 2500 | MHz | | | 1 Mbps DSSS | | _ | -98.9 | _ | dBm | | RX sensitivity IEEE 802.11b | 2 Mbps DSSS | | _ | -96.0 | _ | dBm | | (8% PER for 1024 octet PSDU) | 5.5 Mbps DSSS | | _ | -93.9 | _ | dBm | | | 11 Mbps DSSS | | _ | -90.4 | _ | dBm | | | 6 Mbps OFDM | | _ | -95.0 | _ | dBm | | | 9 Mbps OFDM | | _ | -93.8 | _ | dBm | | | 12 Mbps OFDM | | _ | -92.7 | - | dBm | | RX sensitivity IEEE 802.11g | 18 Mbps OFDM | | _ | -90.3 | - | dBm | | (10% PER for 1024 octet PSDU) | 24 Mbps OFDM | | _ | -87.1 | - | dBm | | , | 36 Mbps OFDM | | _ | -83.6 | - | dBm | | | 48 Mbps OFDM | | _ | -79.3 | - | dBm | | | 54 Mbps OFDM | | _ | -78.0 | _ | dBm | | | 20 MHz channel spacing for | r all MCS rates | | | | | | | MCS0 | | _ | -94.6 | _ | dBm | | DV | MCS1 | | _ | -92.1 | _ | dBm | | RX sensitivity IEEE 802.11n (10% PER for 4096 octet | MCS2 | | _ | -89.8 | _ | dBm | | PSDU) a Defined for default | MCS3 | _ | -86.6 | - | dBm | | | parameters: 800 ns GI and non-STBC. | MCS4 | _ | -83.0 | - | dBm | | | Tion-orbo. | MCS5 | _ | -78.3 | - | dBm | | | | MCS6 | _ | -76.6 | - | dBm | | | | MCS7 | | - | -75.0 | - | dBm | | Input in-band IP3 | Maximum LNA gain | - | -8 | - | dBm | | | Input in-band ir 3 | Minimum LNA gain | | _ | +9 | - | dBm | | | @ 1, 2 Mbps (8% PER, 102 | 24 octets) | -3.5 | - | - | dBm | | | @ 5.5, 11 Mbps (8% PER, 1 | 1024 octets) | -9.5 | ı | - | dBm | | Maximum receive level | @ 6, 9, 12 Mbps (10% PER | t, 1024 octets) | -9.5 | _ | - | dBm | | @ 2.4 GHz | @ MCS0-2 rates (10% PEF | R, 4095 octets) | -9.5 | _ | - | dBm | | | @ 18, 24, 36, 48, 54 Mbps | (10% PER, 1024 octets) | -14.5 | _ | _ | dBm | | | @ MCS3–7 rates<br>(10% PER, 4095 octets) | | -14.5 | - | _ | dBm | | Adjacent channel rejection- | De | esired and interfering sig | nal 30 MHz | apart | | | | DSSS | 1 Mbps DSSS | -74 dBm | 35 | _ | _ | dB | | (Difference between interfering | 2 Mbps DSSS | -74 dBm | 35 | _ | _ | dB | | and desired signal at 8% PER for 1024 octet PSDU with | De | esired and interfering sig | nal 25 MHz | apart | , | | | desired signal level as | 5.5 Mbps DSSS | -70 dBm | 35 | _ | _ | dB | | specified in Condition/Notes.) | 11 Mbps DSSS | –70 dBm | 35 | _ | _ | dB | | - | | | • | - | | | Table 24. WLAN 2.4 GHz Receiver Performance Specifications (Cont.) | Parameter | Condition | n/Notes | Minimum | Typical | Maximum | Unit | |-----------------------------------------------------------------|--------------------------------------|---------|------------|---------|---------|------| | | 6 Mbps OFDM | –79 dBm | 16 | _ | _ | dB | | Adjacent channel rejection- | 9 Mbps OFDM | –78 dBm | 15 | - | _ | dB | | OFDM | 12 Mbps OFDM | –76 dBm | 13 | _ | _ | dB | | (Difference between interfering and desired signal (25 MHz | 18 Mbps OFDM | –74 dBm | 11 | _ | _ | dB | | apart) at 10% PER for 1024 | 24 Mbps OFDM | –71 dBm | 8 | _ | _ | dB | | octet PSDU with desired signal level as specified in Condition/ | 36 Mbps OFDM | –67 dBm | 4 | - | _ | dB | | Notes.) | 48 Mbps OFDM | –63 dBm | 0 | _ | _ | dB | | | 54 Mbps OFDM | –62 dBm | -1 | _ | - | dB | | | MCS0 | –79 dBm | 16 | _ | _ | dB | | Adjacent channel rejection | MCS1 | –76 dBm | 13 | _ | _ | dB | | MCS0-7 | MCS2 | –74 dBm | 11 | _ | - | dB | | (Difference between interfering and desired signal (25 MHz | MCS3 | –71 dBm | 8 | _ | _ | dB | | apart) at 10% PER for 4096 octet PSDU with desired signal | MCS4 | –67 dBm | 4 | _ | - | dB | | level as specified in Condition/ | MCS5 | –63 dBm | 0 | - | _ | dB | | Notes.) | MCS6 | –62 dBm | -1 | _ | _ | dB | | | MCS7 | –61 dBm | -2 | _ | _ | dB | | Maximum receiver gain | _ | _ | _ | 66 | _ | dB | | Gain control step | _ | _ | _ | 3 | _ | dB | | DSSI gaguragub | Range –95 <sup>c</sup> dBm to –30 dB | m | <b>-</b> 5 | - | 5 | dB | | RSSI accuracy <sup>b</sup> | Range above –30 dBm | | -8 | - | 8 | dB | | Return loss | $Z_0 = 50\Omega$ , across the dynam | 10 | 11.5 | 13 | dB | | | Receiver cascaded noise figure | At maximum gain | | _ | 4 | _ | dB | a. Sensitivity degradations for alternate settings in MCS modes. MM: 0.5 dB drop, and SGI: 2 dB drop. b. The minimum and maximum values shown have a 95% confidence level. c. $-95~\mathrm{dBm}$ with calibration at time of manufacture, $-92~\mathrm{dBm}$ without calibration. # 14.4 WLAN 2.4 GHz Transmitter Performance Specifications Note: Unless otherwise noted, the values shown in Table 25 apply at the chip ports. Table 25. WLAN 2.4 GHz Transmitter Performance Specifications | Parameter | Condition/No | otes | Minimum | Typical | Maximum | Unit | |---------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------|---------|---------|---------|---------| | Frequency range | _ | | 2400 | _ | 2500 | MHz | | | DSS/CCK | –9 dB | _ | 20.5 | _ | dBm | | | OFDM, BPSK | –8 dB | _ | 20 | _ | dBm | | RF port TX power EVM <sup>a</sup> | OFDM, QPSK | –13 dB | _ | 20 | _ | dBm | | (highest power setting, 25°C, and | OFDM, 16-QAM | –19 dB | _ | 19 | _ | dBm | | VBAT = 3.6) | OFDM, 64-QAM (R = 3/4) | –25 dB | _ | 19 | _ | dBm | | | OFDM, 64-QAM (MCS7, HT20) | –27 dB | _ | 18.5 | _ | dBm | | OFDM EVM <sup>b</sup> | OFDM, BPSK | 5 dBm | -29 | -31 | _ | dB | | (25°C, VBAT = 3.6V) | OFDM, 64-QAM | 5 dBm | -31 | -33 | _ | dB | | (25 C, VBAT = 5.0V) | MCS7 | 5 dBm | -33 | -35 | _ | dB | | Phase noise | 37.4 MHz crystal, integrate<br>10 MHz | ed from 10 kHz to | _ | 0.45 | _ | Degrees | | TX power control dynamic range | _ | | 10 | _ | _ | dB | | Closed-loop TX power variation at highest power level setting | Across full temperature and voltage range.<br>Applies to 10 dBm to 20 dBm output power range. | | _ | _ | ±1.5 | dB | | Carrier suppression | - | | 15 | _ | _ | dBc | | Gain control step | - | | _ | 0.25 | _ | dB | | Return loss at Chip port TX | $Z_{o} = 50\Omega$ | | - | 6 | _ | dB | a. This specification row indicates the linear power specification as measured from the chip output port. The requirement is in dBm (TX power). The ratio (dB) in the Conditions/Notes column is the EVM. b. This specification row indicates the EVM floor. The requirement is in dB (EVM). The power in the Conditions/Notes column is the TX power specification in dBm. # 14.5 WLAN 5 GHz Receiver Performance Specifications **Note:** Unless otherwise noted, the values shown in Table 26 apply at the chip ports. Table 26. WLAN 5 GHz Receiver Performance Specifications | Parameter | Condition/Notes | Minimum | Typical | Maximum | Unit | |------------------------------------------------------------------------|--------------------------------------------------|---------|---------|---------|------| | Frequency range | - | 4900 | _ | 5845 | MHz | | | 6 Mbps OFDM | - | -93.6 | _ | dBm | | | 9 Mbps OFDM | _ | -92.4 | _ | dBm | | | 12 Mbps OFDM | _ | -91.3 | _ | dBm | | RX sensitivity <sup>a</sup> IEEE 802.11a (10% | 18 Mbps OFDM | _ | -88.9 | _ | dBm | | PER for 1000 octet PSDU) | 24 Mbps OFDM | _ | -85.7 | _ | dBm | | | 36 Mbps OFDM | - | -82.3 | _ | dBm | | | 48 Mbps OFDM | _ | -77.9 | _ | dBm | | | 54 Mbps OFDM | _ | -76.6 | _ | dBm | | | 20 MHz channel spacing for all MCS rates | | | | | | | MCS0 | _ | -93.2 | _ | dBm | | | MCS1 | _ | -90.7 | _ | dBm | | RX sensitivity <sup>a</sup> IEEE 802.11n (10% PER for 4096 octet PSDU) | MCS2 | - | -88.4 | _ | dBm | | Defined for default parameters: | MCS3 | - | -85.2 | _ | dBm | | 800 ns GI and non-STBC. | MCS4 | _ | -81.6 | _ | dBm | | | MCS5 | - | -76.9 | _ | dBm | | | MCS6 | - | -75.2 | _ | dBm | | | MCS7 | _ | -73.6 | _ | dBm | | | 40 MHz channel spacing for all MCS rates | | | | | | | MCS0 | _ | -90.3 | _ | dBm | | | MCS1 | _ | -87.5 | _ | dBm | | RX sensitivity <sup>a</sup> IEEE 802.11n (10% | MCS2 | - | -84.9 | _ | dBm | | PER for 4096 octet PSDU) Defined for default parameters: | MCS3 | - | -81.8 | _ | dBm | | 800 ns GI and non-STBC. | MCS4 | - | -78.3 | _ | dBm | | | MCS5 | - | -73.9 | _ | dBm | | | MCS6 | - | -72.7 | _ | dBm | | | MCS7 | - | -71.2 | _ | dBm | | lamitia hand ID2 | Maximum LNA gain | _ | -12 | _ | dBm | | Input in-band IP3 | Minimum LNA gain | - | +4 | _ | dBm | | | @ 6, 9, 12 Mbps (10% PER, 1024 octets) | -9.5 | _ | _ | dBm | | | @ MCS0-2 rates (10% PER, 4095 octets) | -9.5 | _ | _ | dBm | | Maximum receive level @ 5 GHz | @ 18, 24, 36, 48, 54 Mbps (10% PER, 1024 octets) | -14.5 | _ | _ | dBm | | | @ MCS3-7 rates (10% PER, 4095 octets) | -14.5 | _ | _ | dBm | Table 26. WLAN 5 GHz Receiver Performance Specifications (Cont.) | Parameter | Condi | tion/Notes | Minimum | Typical | Maximum | Unit | |---------------------------------------------------------------------------|------------------------------|-----------------|---------|---------|---------|------| | | 6 Mbps OFDM | –79 dBm | 16 | _ | _ | dB | | | 9 Mbps OFDM | –78 dBm | 15 | _ | _ | dB | | Adjacent channel rejection | 12 Mbps OFDM | –76 dBm | 13 | _ | _ | dB | | (Difference between interfering and | 18 Mbps OFDM | –74 dBm | 11 | _ | _ | dB | | desired signal (20 MHz apart) at 10% PER for 1000 octet PSDU with desired | 24 Mbps OFDM | –71 dBm | 8 | _ | _ | dB | | signal level as specified in Condition/ | 36 Mbps OFDM | -67 dBm | 4 | _ | _ | dB | | Notes) | 48 Mbps OFDM | -63 dBm | 0 | _ | - | dB | | | 54 Mbps OFDM | –62 dBm | -1 | _ | _ | dB | | | 65 Mbps OFDM | -61 dBm | -2 | _ | _ | dB | | | 6 Mbps OFDM | –78.5 dBm | 32 | _ | - | dB | | | 9 Mbps OFDM | –77.5 dBm | 31 | _ | _ | dB | | Alternate adjacent channel rejection | 12 Mbps OFDM | –75.5 dBm | 29 | _ | _ | dB | | (Difference between interfering and | 18 Mbps OFDM | –73.5 dBm | 27 | _ | - | dB | | desired signal (40 MHz apart) at 10% PER for 1000b octet PSDU with | 24 Mbps OFDM | –70.5 dBm | 24 | _ | _ | dB | | desired signal level as specified in | 36 Mbps OFDM | -66.5 dBm | 20 | _ | _ | dB | | Condition/Notes) | 48 Mbps OFDM | -62.5 dBm | 16 | _ | _ | dB | | | 54 Mbps OFDM | -61.5 dBm | 15 | _ | _ | dB | | | 65 Mbps OFDM | –60.5 dBm | 14 | _ | _ | dB | | Maximum receiver gain | | _ | _ | 66 | - | dB | | Gain control step | | _ | _ | 3 | _ | dB | | DSSI acquiracy <sup>©</sup> | Range –92 dBm to | –30 dBm | -5 | _ | 5 | dB | | RSSI accuracy <sup>c</sup> | Range above –30 d | Bm | -8 | _ | 8 | dB | | Return loss | $Z_0 = 50\Omega$ , across th | e dynamic range | 10 | _ | 13 | dB | | Receiver cascaded noise figure | At maximum gain | | _ | 5 | _ | dB | a. For PCIE derate the 5 GHz RX sensitivity by 1.5 dB b. For 65 Mbps, the size is 4096. c. The minimum and maximum values shown have a 95% confidence level. # 14.6 WLAN 5 GHz Transmitter Performance Specifications Note: Unless otherwise noted, the values shown in Table 27 apply at the chip ports. Table 27. WLAN 5 GHz Transmitter Performance Specifications | Parameter | Condition | on/Notes | Minimum | Typical | Maximum | Unit | |---------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------|---------|---------|---------|---------| | Frequency range | | _ | 4900 | _ | 5845 | MHz | | | OFDM, QPSK | –13 dB | _ | 20 | - | dBm | | RF port TX power EVM <sup>a</sup> | OFDM, 16-QAM | –19 dB | _ | 18.5 | _ | dBm | | (highest power setting, 25°C, and VBAT = 3.6) | OFDM, 64-QAM (R<br>= 3/4) | –25 dB | _ | 17 | _ | dBm | | , | OFDM, 64-QAM<br>(MCS7, HT20) | –27 dB | _ | 16.5 | _ | dBm | | OFDM EVM <sup>b</sup> | OFDM, BPSK | 0 dBm | _ | -30 | _ | dB | | (25°C, VBAT = 3.6V) | OFDM,64-QAM | 0 dBm | _ | -33 | - | dB | | (25 C, VBAT = 3.0V) | MCS7 0 dBm | | _ | -34 | _ | dB | | Phase noise | 37.4 MHz Crystal, In to 10 MHz | tegrated from 10 kHz | _ | 0.5 | _ | Degrees | | TX power control dynamic range | | _ | 10 | _ | _ | dB | | Closed loop TX power variation at highest power level setting | Across full-temperature and voltage range.<br>Applies across 10 to 20 dBm output power range. | | _ | _ | ±2.0 | dB | | Carrier suppression | _ | | 15 | _ | _ | dBc | | Gain control step | _ | | _ | 0.25 | _ | dB | | Return loss | $Z_{\rm o} = 50\Omega$ | | _ | 6 | _ | dB | a. This specification row indicates the linear power specification as measured from the chip output port. The requirement is in dBm (TX power). The ratio (dB) in the Conditions/Notes column is the EVM. # 14.7 General Spurious Emissions Specifications This section provides the TX and RX spurious emissions specifications for the WLAN 2.4 GHz and 5 GHz bands. The recommended spectrum analyzer settings for the spurious emissions specifications are provided in Table 28. Table 28. Recommended Spectrum Analyzer Settings | Parameter | Setting | |----------------------------|--------------| | Resolution bandwidth (RBW) | 1 MHz | | Video bandwidth (VBW) | 1 MHz | | Sweep | Auto | | Span | 100 MHz | | Detector | Maximum peak | | Trace | Maximum hold | | Modulation | OFDM | b. This specification row indicates the EVM floor. The requirement is in dB (EVM). The power in the Conditions/Notes column is the TX power specification in dBm. ## 14.7.1 Transmitter Spurious Emissions Specifications ## 2.4 GHz Band Spurious Emissions 20-MHz Channel Spacing Note: Possible AFE combinations are as follows. The AFE=VCO/18 specifications for channel 2442 are listed in Table 29. - AFE=VCO/18 - AFE=VCO/16 - AFE=VCO/8 - AFE=VCO/6 Table 29. 2.4 GHz Band, 20-MHz Channel Spacing TX Spurious Emissions Specifications <sup>a</sup> | Spurious Frequency | Power (dBm) | | / (Fch; MHz)<br>nel 2442 | |--------------------|-------------|---------------|--------------------------| | | | Typical (dBm) | Maximum (dBm) | | HD2 | <b>-</b> 5 | -58.7 | -56.6 | | HD3 | <b>-</b> 5 | -71.7 | -68.9 | | HD4 | <b>-</b> 5 | -57.2 | -50.2 | | VCO | <b>-</b> 5 | -45.7 | -43.7 | | VCOx2 | <b>-</b> 5 | -71.5 | -69.0 | | VCOx3 | <b>-</b> 5 | -85.2 | -74.1 | | AFEx3 | <b>-</b> 5 | _ | - | | AFEx4 | <b>-</b> 5 | _ | - | | AFEx5 | <b>-</b> 5 | _ | - | | AFEx6 | <b>-</b> 5 | -78.4 | -73.5 | | AFEx7 | <b>-</b> 5 | -77.3 | -76.1 | | AFEx8 | <b>-</b> 5 | -73.6 | -73.4 | | AFEx9 | <b>-</b> 5 | -70.9 | -69.9 | | AFEx10 | <b>-</b> 5 | -81.1 | -78.8 | | AFEx11 | <b>-</b> 5 | -70.3 | -69.1 | | AFEx13 | <b>-</b> 5 | -72.0 | -71.0 | | AFEx14 | <b>-</b> 5 | -76.2 | -73.8 | | AFEx15 | <b>-</b> 5 | -79.3 | -73.6 | | AFEx16 | <b>-</b> 5 | -82.5 | <b>-77.9</b> | | AFEx17 | <b>-</b> 5 | -85.3 | <b>-77.7</b> | | AFEx19 | <b>-</b> 5 | -83.4 | -77.6 | | AFEx20 | <b>-</b> 5 | -83.9 | -76.5 | | AFEx21 | -5 | -78.7 | -74.9 | | AFEx22 | <b>-</b> 5 | -82.1 | -76.2 | | AFEx23 | <b>-</b> 5 | -87.1 | -77.6 | a. VCO = $1.5 \times Fch$ , where Fch is the center frequency of the channel. # **5 GHz Band Spurious Emissions** 20-MHz Channel Spacing **Note:** Possible AFE combinations are as follows. The AFE=VCO/18 specifications for channels 5180, 5500, and 5825 are listed in Table 30. - AFE=VCO/18 - AFE=VCO/16 - AFE=VCO/8 - AFE=VCO/6 Table 30. 5 GHz Band, 20-MHz Channel Spacing TX Spurious Emissions Specifications | | | Frequency (Fch; MHz) | | | | | | | | |--------------------|-------------|----------------------|-------------------|-------------------|---------------|-------------------|---------------|--|--| | Spurious Frequency | Power (dBm) | 5180 <sup>a</sup> | | 5500 <sup>a</sup> | | 5825 <sup>a</sup> | | | | | | | Typ. (dBm) | Max. (dBm) | Typ. (dBm) | Max. (dBm) | Typ. (dBm) | Max. (dBm) | | | | HD2 | <b>-</b> 5 | <b>-57.1</b> | -56.3 | -58.0 | -56.9 | -59.6 | -58.3 | | | | HD3 | <b>–</b> 5 | <b>-71.8</b> | <del>-</del> 71.0 | -70.8 | -70.1 | -69.6 | -69.1 | | | | VCO | <b>–</b> 5 | -62.6 | -54.2 | -54.3 | -54.0 | -50.7 | -50.3 | | | | VCOx2 | <b>-</b> 5 | -74.7 | -72.4 | -76.2 | -69.9 | -71.2 | -67.0 | | | | VCOx3 | <b>-</b> 5 | <b>-</b> 57.1 | -56.3 | -58.0 | -56.9 | -59.6 | -58.3 | | | | AFEx2 | <b>-</b> 5 | -81.6 | -80.5 | -81.5 | -80.6 | -81.0 | -80.0 | | | | AFEx4 | <b>-</b> 5 | -81.2 | -80.1 | -81.3 | -80.4 | -80.8 | -80.0 | | | | AFEx6 | <b>–</b> 5 | -80.9 | -80.0 | -80.7 | -80.0 | -80.5 | -80.0 | | | | AFEx12 | <b>–</b> 5 | _ | _ | - | - | _ | _ | | | | AFEx15 | <b>–</b> 5 | _ | _ | _ | _ | _ | _ | | | | Fch + AFE | <b>–</b> 5 | <b>-</b> 75.6 | -74.7 | -76.4 | <b>-</b> 75.5 | <b>–</b> 76.1 | -75.0 | | | | Fch + AFEx2 | <b>–</b> 5 | <b>-77.1</b> | -76.2 | <del>-77</del> .1 | -76.2 | <b>-</b> 76.5 | <b>-</b> 75.6 | | | | Fch + AFEx3 | <b>-</b> 5 | -76.8 | <del>-</del> 74.5 | <b>-77.1</b> | -74.9 | -76.4 | -75.9 | | | | Fch – AFE | <b>–</b> 5 | -76.6 | <b>-</b> 75.6 | -76.4 | <b>-</b> 75.5 | <b>-</b> 75.5 | <b>-</b> 75.5 | | | | Fch – AFEx2 | <b>–</b> 5 | -77.3 | <del>-</del> 76.1 | -76.8 | <b>-</b> 75.5 | -76.8 | -76.3 | | | | Fch – AFEx3 | <b>-</b> 5 | <b>-77.9</b> | -76.5 | -77.2 | -76.5 | -76.0 | <b>-</b> 75.9 | | | a. $VCO = (2/3) \times Fch$ , where Fch is the center frequency of the channel. 40-MHz Channel Spacing **Note:** Possible AFE combinations are as follows. The AFE=VCO/9 specifications for channels 5190, 5510, and 5795 are listed in Table 31. - AFE=VCO/18 - AFE=VCO/16 - AFE=VCO/8 - AFE=VCO/6 Table 31. 5 GHz Band, 40-MHz Channel Spacing TX Spurious Emissions Specifications | | | Frequency (Fch; MHz) | | | | | | |--------------------|-------------|----------------------|---------------|-------------------|--------------|-------------------|---------------| | Spurious Frequency | Power (dBm) | m) 5190 <sup>a</sup> | | 5510 <sup>b</sup> | | 5795 <sup>b</sup> | | | | | Typ. (dBm) | Max. (dBm) | Typ. (dBm) | Max. (dBm) | Typ. (dBm) | Max. (dBm) | | HD2 | <b>–</b> 5 | -56.9 | -56.4 | -58.5 | -57.3 | -58.7 | -57.3 | | HD3 | <b>–</b> 5 | <b>-</b> 72.2 | <b>-71.7</b> | -72.3 | <b>-71.7</b> | <b>-71.7</b> | -71.2 | | VCO | <b>–</b> 5 | -50.6 | -50.0 | -53.7 | -53.4 | -51.4 | -50.7 | | VCOx2 | <b>–</b> 5 | <b>-</b> 71.1 | -69.8 | -76.9 | -70.0 | -74.5 | -67.9 | | VCOx3 | <b>–</b> 5 | <b>-</b> 75.9 | <b>-</b> 75.1 | -58.5 | -57.3 | -58.7 | -57.3 | | AFEx2 | <b>–</b> 5 | -81.0 | -79.8 | -81.2 | -79.8 | -81.4 | -80.2 | | AFEx4 | <b>–</b> 5 | <b>–</b> 79.0 | <b>-77.7</b> | -80.0 | -78.9 | -78.3 | <b>–</b> 77.5 | | AFEx6 | <b>–</b> 5 | <b>-</b> 76.8 | -75.3 | <b>-78.5</b> | -76.2 | -80.8 | -75.2 | | AFEx12 | <b>–</b> 5 | <del>-</del> | _ | -74.5 | -73.6 | -79.0 | <b>-77.8</b> | | AFEx15 | <b>–</b> 5 | <b>–</b> 76.1 | -72.9 | -73.9 | <b>-71.1</b> | -70.6 | -70.5 | | Fch + AFE | <b>–</b> 5 | <b>–</b> 78.7 | <b>-</b> 76.1 | -78.6 | <b>-77.7</b> | <b>-77.5</b> | -75.9 | | Fch + AFEx2 | <b>-</b> 5 | <del>-</del> 78.5 | -76.2 | -78.0 | -77.2 | -76.3 | -73.4 | | Fch + AFEx3 | <b>–</b> 5 | _ | _ | -78.6 | -78.0 | -78.2 | -77.6 | | Fch – AFE | <b>–</b> 5 | <del>-</del> 79.0 | -77.3 | -78.6 | -77.3 | <b>-</b> 79.1 | -78.3 | | Fch – AFEx2 | <b>-</b> 5 | -79.0 | -78.0 | -79.2 | -78.6 | -79.2 | -78.6 | | Fch – AFEx3 | <b>-</b> 5 | _ | _ | -79.7 | -79.0 | -79.6 | <b>-</b> 79.0 | a. VCO = (3/4) x Fch, where Fch is the center frequency of the channel. ### 14.7.2 Receiver Spurious Emissions Specifications Table 32. 2G and 5G General Receiver Spurious Emissions | Band | Frequency Range | Typical | Maximum | Unit | |------|-------------------------|---------------|--------------|------| | 2G | 2.4 GHz < f < 2.5 GHz | <b>-</b> 75.5 | <b>-74.1</b> | dBm | | 26 | 3.6 GHz < f < 3.8 GHz | -52.8 | -50.9 | dBm | | 5G | 5150 MHz < f < 5850 MHz | -57.7 | -56.1 | dBm | | 36 | 3.45 GHz < f < 3.9 GHz | -48.6 | -47.6 | dBm | b. VCO = $(2/3) \times$ Fch, where Fch is the center frequency of the channel. # 15. Internal Regulator Electrical Specifications ### 15.1 Core Buck Switching Regulator Note: Values in this data sheet are design goals and are subject to change based on device characterization results. Note: Functional operation is not guaranteed outside of the specification limits provided in this section. Table 33. Core Buck Switching Regulator (CBUCK) Specifications | Specification | Notes | Min. | Тур. | Max. | Unit | |-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|------------------|------| | Input supply voltage (DC) | DC voltage range inclusive of disturbances. | 3.0 | 3.6 | 4.8 <sup>a</sup> | V | | PWM mode switching frequency | CCM, load > 100 mA VBAT = 3.6V. | - | 4 | _ | MHz | | PWM output current | - | - | _ | 550 | mA | | Output current limit | - | - | 1400 | _ | mA | | Output voltage range | Programmable, 30 mV steps. Default = 1.35V. | 1.2 | 1.35 | 1.5 | V | | PWM output voltage DC accuracy | Includes load and line regulation. Forced PWM mode. | -4 | _ | 4 | % | | PWM ripple voltage, static | Measure with 20 MHz bandwidth limit. Static load. Max. ripple based on VBAT = 3.6V, Vout = 1.35V, Fsw = 4 MHz, 2.2 $\mu$ H inductor with min. effective L > 1.05 $\mu$ H, cap. + board total – ESR < 20 m $\Omega$ , $C_{out}$ > 1.9 $\mu$ F, ESL<200 pH | - | 7 | 20 | mVpp | | PWM mode peak efficiency | Peak efficiency at 200 mA load. | 78 | 86 | _ | % | | PFM mode efficiency | 10 mA load current. | 70 | 81 | _ | % | | Start-up time from power down | VIO already ON and steady. Time from REG_ON rising edge to CLDO reaching 1.2V. | _ | 400 | 500 | μs | | External inductor | 0806 size, 2.2 μH, DCR = 0.11 $\Omega$ , ACR = 1.18 $\Omega$ @ 4 MHz. | ı | 2.2 | _ | μН | | External output capacitor | Ceramic, X5R, 0402, ESR <30 m $\Omega$ at 4 MHz, 4.7 $\mu$ F ±20%, 6.3V. | 2.0 <sup>b</sup> | 4.7 | 10 <sup>c</sup> | μF | | External input capacitor | For SR_VDDBAT5V pin, ceramic, X5R, 0603, ESR < 30 m $\Omega$ at 4 MHz, ±4.7 $\mu F$ ±20%, 6.3V. | 0.67 <sup>b</sup> | 4.7 | _ | μF | | Input supply voltage ramp-up time | 0 to 4.3V. | 40 | _ | _ | μs | a. The maximum continuous voltage is 4.8V. Voltages up to 6.0V for up to 10 seconds, cumulative duration, over the lifetime of the device are allowed. Voltages as high as 5.0V for up to 250 seconds, cumulative duration, over the lifetime of the device are allowed. b. Minimum capacitor value refers to the residual capacitor value after taking into account the part-to-part tolerance, DC-bias, temperature, and aging. c. Total capacitance includes those connected at the far end of the active load. ## 15.2 3.3V LDO (LDO3P3) Table 34. LDO3P3 Specifications | Specification | Notes | Min. | Тур. | Max. | Units | |-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------------------|-------| | Input supply voltage, V <sub>in</sub> | Min. = $V_0$ + 0.2V = 3.5V dropout voltage requirement must be met under maximum load for performance specifications. | 3.0 | 3.6 | 4.8 <sup>a</sup> | V | | Output current | - | 0.001 | _ | 450 | mA | | Nominal output voltage, V <sub>o</sub> | Default = 3.3V. | _ | 3.3 | - | V | | Dropout voltage | At max. load. | - | _ | 200 | mV | | Output voltage DC accuracy | Includes line/load regulation. | <b>-</b> 5 | _ | +5 | % | | Quiescent current | No load. | _ | _ | 85 | μA | | Line regulation | V <sub>in</sub> from (V <sub>o</sub> + 0.2V) to 4.8V, max. load. | - | _ | 3.5 | mV/V | | Load regulation | Load from 1 mA to 450 mA. | 1 | _ | 0.3 | mV/mA | | PSRR | $V_{in} \ge V_o + 0.2V$ , $V_o = 3.3V$ , $C_o = 4.7 \mu F$ , Max load, 100 Hz to 100 kHz. | 20 | _ | _ | dB | | LDO turn-on time | Chip already powered up. | _ | 160 | 250 | μs | | External output capacitor, C <sub>0</sub> | Ceramic, X5R, 0402, (ESR: 5 m $\Omega$ –240 m $\Omega$ ), ± 10%, 10V. | 1.0 <sup>b</sup> | 4.7 | 10 | μF | | External input capacitor | For LDO_VDDBAT5V pin (shared with band gap) ceramic, X5R, 0402, (ESR: $30m\Omega$ –200 m $\Omega$ ), ± 10%, 10V. Not needed if sharing 4.7 µF VBAT capacitor with SR_VDDBAT5V. | _ | 4.7 | _ | μF | a. The maximum continuous voltage is 4.8V. Voltages up to 6.0V for up to 10 seconds, cumulative duration, over the lifetime of the device are allowed. Voltages as high as 5.0V for up to 250 seconds, cumulative duration, over the lifetime of the device are allowed. b. Minimum capacitor value refers to the residual capacitor value after taking into account the part-to-part tolerance, DC-bias, temperature, and aging. ## 15.3 CLDO Table 35. CLDO Specifications | Specification | Notes | Min. | Тур. | Max. | Units | |------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------|------|------|-------| | Input supply voltage, V <sub>in</sub> | Min. = 1.2 + 0.15V = 1.35V dropout voltage requirement must be met under maximum load. | 1.3 | 1.35 | 1.5 | V | | Output current | - | 0.2 | _ | 350 | mA | | Output voltage, V <sub>o</sub> | Programmable in 10 mV steps. Default = 1.2.V. | 0.95 | 1.2 | 1.26 | V | | Dropout voltage | At max. load. | _ | _ | 150 | mV | | Output voltage DC accuracy | Includes line/load regulation. | -4 | _ | +4 | % | | Ouissant summent | No load. | _ | 26 | _ | μΑ | | Quiescent current | 200 mA load. | _ | 2.48 | _ | mA | | Line regulation | V <sub>in</sub> from (V <sub>o</sub> + 0.15V) to 1.5V, maximum load. | _ | _ | 5 | mV/V | | Load regulation | Load from 1 mA to 300 mA. | _ | 0.02 | 0.05 | mV/mA | | L calcaga augment | Power down. | _ | 10 | 40 | μΑ | | Leakage current | Bypass mode. | _ | 2 | 6 | μΑ | | PSRR | @1 kHz, Vin ≥ 1.35V, C <sub>0</sub> = 4.7 μF. | 20 | _ | | dB | | Start-up time of PMU VIO up and steady. Time from the REG_ON rising edge to the CLDO reaching 1.2V. | | _ | _ | 700 | μs | | LDO turn-on time | LDO turn-on time when the rest of the chip is up. | | 140 | 180 | μs | | External output capacitor, Co | Total ESR: 5 mΩ–240 mΩ. | 3.76 <sup>a</sup> | 4.7 | _ | μF | | External input capacitor | Only use an external input capacitor at the LDO_VDD1P5 pin if it is not supplied from the CBUCK output. | _ | 1 | 2.2 | μF | a. Minimum capacitor value refers to the residual capacitor value after taking into account the part-to-part tolerance, DC-bias, temperature, and aging. # 15.4 LNLDO Table 36. LNLDO Specifications | Specification | Notes | Min. | Тур. | Max. | Units | |--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|----------|-----------------------| | Input supply voltage, Vin | Min. $V_{IN} = V_O + 0.15V = 1.35V$ (where $V_O = 1.2V$ )dropout voltage requirement must be met under maximum load. | 1.3 | 1.35 | 1.5 | V | | Output current | - | 0.1 | - | 150 | mA | | Output voltage, V <sub>o</sub> | Programmable in 25 mV steps. Default = 1.2V. | 1.1 | 1.2 | 1.275 | V | | Dropout voltage | At maximum load. | _ | _ | 150 | mV | | Output voltage DC accuracy | Includes line/load regulation. | -4 | _ | +4 | % | | Ouisseent surrent | No load. | _ | 44 | _ | μA | | Quiescent current | Max. load. | _ | 970 | 990 | μΑ | | Line regulation | V <sub>in</sub> from (V <sub>o</sub> + 0.1V) to 1.5V, 150 mA load. | _ | _ | 5 | mV/V | | Load regulation | Load from 1 mA to 150 mA. | _ | 0.02 | 0.05 | mV/mA | | Leakage current | Power-down. | _ | _ | 10 | μA | | Output noise | @30 kHz, 60–150 mA load $C_0$ = 2.2 $\mu$ F. | _ | _ | 60<br>35 | nV/rt Hz nV/<br>rt Hz | | PSRR | @ 1kHz, Input > 1.35V, $C_0$ = 2.2 $\mu$ F, $V_0$ = 1.2V. | 20 | _ | _ | dB | | LDO turn-on time | LDO turn-on time LDO turn-on time when the rest of the chip is up. | | 140 | 180 | μs | | External output capacitor, Co | Total ESR (trace/capacitor): $5 \text{ m}\Omega$ –240 m $\Omega$ . | 0.5 <sup>a</sup> | 2.2 | 4.7 | μF | | External input capacitor | Only use an external input capacitor at the LDO_VDD1P5 pin if it is not supplied from the CBUCK output. Total ESR (trace/capacitor): 30 m $\Omega$ –200 m $\Omega$ . | _ | 1 | 2.2 | μF | a. Minimum capacitor value refe rs to the residual capacitor value after taking into account the part-to-part tolerance, DC-bias, temperature, and aging. # 15.5 BBPLL LDO Table 37. BBPLL LDO Specifications | Parameter | Conditions and Comments | Min. | Тур. | Max. | Units | |---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|-------| | Input supply voltage, V <sub>in</sub> | Min. $V_{in}$ = $V_{o}$ + 0.15V = 1.35V (for $V_{o}$ = 1.2V).<br>The dropout voltage requirement must be met under maximum load. | 1.3 | 1.35 | 1.5 | V | | Output voltage, V <sub>o</sub> | Programmable in 25 mV steps. Default = 1.2V. | 1.1 | 1.2 | 1.275 | V | | Dropout voltage | At max. load | _ | _ | 150 | mV | | Output voltage DC accuracy | Includes line/load regulation. | -4 | _ | +4 | % | | Output current | Peak load = 80 mA, average = 35 mA | 0.1 | _ | 55 | mA | | Out and a summer of | No load | _ | 10 | 12 | μΑ | | Quiescent current | 55 mA load | _ | 550 | 570 | μA | | Line regulation | V <sub>in</sub> from (V <sub>o</sub> + 0.15V) to 1.5V; 200 mA load | _ | _ | 5 | mV/V | | Load regulation | load from 1mA to 200 mA; $V_{in} \ge (V_o + 0.15V)$ | | 0.025 | 0.045 | mV/mA | | Land and a second | Powered down. Junction temperature is 85°C. | _ | 5 | 20 | μΑ | | Leakage current | Bypass mode | _ | 0.2 | 1.5 | μΑ | | PSRR | @1 kHz, $V_{in} \ge V_o + 0.15V$ , Co = 4.7 $\mu$ F | 20 | _ | _ | dB | | Start-up time of PMU | VIQuin and steady. Time from PEG. ON rising edge to CLDQ | | 530 | 700 | us | | LDO turn-on time | The LDO turn-on time when the rest of the chip is up. | _ | 140 | 180 | us | | Inrush current | Vin=Vo+0.15V to 1.5V, Co=0.47uF, no load | | 60 | 70 | mA | | External output capacitor, Co | Ceramic, X5R, size 0201, max. 6.3V, 20% tolerance | | 0.47 | _ | μF | | External input capacitor | Only use an external input capacitor at the LDO_VDD1P5 pin if it is not supplied from the CBUCK output. | - | 1 | - | μF | ## 16. System Power Consumption Note: Values in this data sheet are design goals and are subject to change based on the results of device characterization. **Note:** Unless otherwise stated, these values apply for the conditions specified in Table 19: "Recommended Operating Conditions and DC Characteristics". #### 16.1 WLAN Current Consumption The tables in this subsection show the typical, total current used by the CYW43907. Current values may be measured with the APPS core powered off. The first column of the table, the mode description, will state the power condition of the APPS core. #### 16.1.1 2.4 GHz Mode Table 38. 2.4 GHz Mode WLAN Current Consumption | Mode | V <sub>BAT</sub> = 3.6V <sup>a</sup> (μA) | VDDIO =<br>VDDIO_HIB = 3.3V <sup>a, b, c</sup><br>(μA) | | | | | |--------------------------------------------------------------------|-------------------------------------------|--------------------------------------------------------|--|--|--|--| | Sleep Modes | • | | | | | | | Radio off <sup>d</sup> | 3 | 3 | | | | | | Sleep e, f | 6 | 160 | | | | | | IEEE Power Save, DTIM=1, single RX, APPS powered down <sup>g</sup> | 2180 | 160 | | | | | | IEEE Power Save, DTIM=3, single RX, APPS powered down h | 680 | 160 | | | | | | IEEE Power Save, DTIM=9, single RX, APPS powered down | 233 | 160 | | | | | | Active Modes | | | | | | | | Continuous RX mode MCS7, HT20, 1SS, APPS powered up i, j | 57,200 | 60 | | | | | | CRS-HT20, APPS powered up k | 55,200 | 60 | | | | | | Continuous TX mode 1 Mbps, APPS powered up <sup>1</sup> | 336,000 | 60 | | | | | | Continuous TX mode MCS7, HT20, 1SS, 1 TX, APPS powered up I | 337,900 | 60 | | | | | | Ping Modes | | | | | | | | Ping to associated access point <sup>I</sup> | 336,000 | 60 | | | | | | Sleep | 6 | 160 | | | | | - a. Typical silicon. - b. VIO is specified with all pins idle (not switching) and not driving any loads. - c. Excludes VDDIO\_USB, VDDIO\_RMII, VDDIO\_I2S, and VDDIO\_SD. - d. REG\_ON is low or the device is in hibernation, and all supplies are present. - e. REG\_ON is high. APPS domain is powered down. WLAN domain is in low-power state retention mode. Top level is powered up. - f. Inter-beacon current. - g. Beacon Interval = 102.4 ms. Beacon duration = 1 ms @ 1 Mbps. Average current over 3× DTIM intervals. - h. Beacon interval = 307.2 ms. Beacon duration = 1 ms @ 1 Mbps. Average current over 3× DTIM intervals. - i. Duty cycle is 100%. Carrier sense (CS) detect/packet receive. - j. Measured using packet engine test mode. - k. Carrier sense (CCA) when no carrier present. - I. Duty cycle is 100%. #### 16.1.2 5 GHz Mode Table 39. 5 GHz Mode WLAN Current Consumption | Mode | V <sub>BAT</sub> = 3.6V <sup>a</sup> (μA) | VDDIO = VDDIO_HIB =<br>3.3V a, b, σ<br>(μA) | | | | | | | |--------------------------------------------------------------------|-------------------------------------------|---------------------------------------------|--|--|--|--|--|--| | Sleep Modes | Sleep Modes | | | | | | | | | Radio off <sup>d</sup> | 3 | 3 | | | | | | | | Sleep e, f | 6 | 160 | | | | | | | | IEEE Power Save, DTIM=1, single RX, APPS powered down <sup>g</sup> | 1390 | 160 | | | | | | | | IEEE Power Save, DTIM=3, single RX, APPS powered down h | 470 | 160 | | | | | | | | IEEE Power Save, DTIM=9, single RX, APPS powered down | 160 | 160 | | | | | | | | Active Modes | • | | | | | | | | | Continuous RX mode MCS7, HT20, 1SS, APPS powered up i, j | 72,400 | 60 | | | | | | | | Continuous RX mode MCS7, HT40, 1SS, APPS powered up i, j | 84,700 | 60 | | | | | | | | CRS-HT20, APPS powered up <sup>k</sup> | 70,200 | 60 | | | | | | | | CRS-HT40, APPS powered up <sup>k</sup> | 79,500 | 60 | | | | | | | | Continuous TX mode MCS7, HT20, 1SS, 1 TX, APPS powered up I | 326,000 | 60 | | | | | | | | Continuous TX mode MCS7, HT40, 1SS, 1 TX, APPS powered up I | 311,000 | 60 | | | | | | | | Ping Modes | • | | | | | | | | | Ping to associated access point <sup>I</sup> | 327,000 | 60 | | | | | | | | Sleep | 6 | 160 | | | | | | | - a. Typical silicon. - b. VIO is specified with all pins idle (not switching) and not driving any loads. - c. Excludes VDDIO\_USB, VDDIO\_RMII, VDDIO\_I2S, and VDDIO\_SD. - d. REG\_ON is low or the device is in hibernation, and all supplies are present. - e. REG\_ON is high. APPS domain is powered down. WLAN domain is in low-power state retention mode. Top level is powered up. - f. Inter-beacon current. - g. Beacon Interval = 102.4 ms. Beacon duration = 1 ms @ 1 Mbps. Average current over 3× DTIM intervals. - h. Beacon interval = 307.2 ms. Beacon duration = 1 ms @ 1 Mbps. Average current over 3× DTIM intervals. - i. Duty cycle is 100%. Carrier sense (CS) detect/packet receive. - j. Measured using packet engine test mode. - k. Carrier sense (CCA) when no carrier present. - I. Duty cycle is 100%. # 17. Interface Timing and AC Characteristics # 17.1 Ethernet MAC (MII/RMII) Interface Timing #### 17.1.1 MII Receive Packet Timing Figure 17 and Table 40 provide the MII receive packet timing. Figure 17. MII Receive Packet Timing **Table 40. MII Receive Packet Timing Parameters** | Parameter | Description | Minimum | Typical | Maximum | Units | |-----------|--------------------------------------------|---------|---------|---------|-------| | t401 | RXDV and RXD[3:0] to RXC rising setup time | 10 | _ | - | ns | | t402 | RXC clock period (10BASE-T mode) | _ | 400 | - | ns | | 1402 | RXC clock period (100BASE-TX mode) | _ | 40 | - | ns | | t403 | RXC low/high time (10BASE-T mode) | 160 | - | 240 | ns | | | RXC low/high time (100BASE-TX mode) | 16 | - | 24 | ns | | t404 | RXDV and RXD[3:0] to RXC rising hold time | 10 | - | _ | ns | | _ | Duty cycle | 40 | 50 | 60 | % | #### 17.1.2 MII Transmit Packet Timing Figure 18 and Table 41 provide the MII transmit packet timing. Figure 18. MII Transmit Packet Timing **Table 41. MII Transmit Packet Timing Parameters** | Parameter | Description | Minimum | Typical | Maximum | Units | |-----------|----------------------------------------------|---------|---------|---------|-------| | t405 | TXC high to TXEN and TXD[3:0] valid | 0 | 1 | 25 | ns | | t406 | TXC high to TXEN and TXD[3:0] invalid (hold) | 0 | - | _ | ns | # 17.1.3 RMII Receive Packet Timing Figure 19 and Table 42 provide the RMII receive packet timing. Figure 19. RMII Receive Packet Timing Table 42. RMII Receive Packet Timing | Parameter | Symbol | Minimum | Typical | Maximum | Unit | |---------------------------------------------------------|--------|---------|---------|---------|------| | REF_CLK Cycle Time | _ | - | 20 | - | ns | | RXD[1:0], RXER, CRS_DV Output delay from REF_CLK rising | _ | 2 | 1 | 10 | ns | ### Notes: - 1. In 10 Mbps mode, there are ten REF\_CLK periods per data period. - 2. The receiver accounts for differences between the local REF\_CLK and the recovered clock through use of sufficient elasticity buffering. # 17.1.4 RMII Transmit Packet Timing Figure 20 and Table 43 provide the RMII transmit packet timing. Figure 20. RMII Transmit Packet Timing **Table 43. RMII Transmit Packet Timing Parameters** | Parameter | Symbol | Minimum | Typical | Maximum | Unit | |----------------------------------------------------|------------|---------|---------|---------|------| | REF_CLK Cycle Time | _ | 1 | 20 | _ | ns | | TXEN, TXER, TXD[1:0] setup time to REF_CLK rising | TXEN_SETUP | 4 | - | _ | ns | | TXEN, TXER, TXD[1:0] hold time from REF_CLK rising | TXEN_HOLD | 2 | ı | _ | ns | ### Notes: - 1. TXD[1:0] provides valid data for each REF\_CLK period while TX\_EN is asserted. - 2. In 10 Mbps mode, there are ten REF\_CLK periods per data period. # 17.2 I<sup>2</sup>S Master and Slave Mode TX Timing Figure 21 and Table 44 provide the I<sup>2</sup>S Master mode transmitter timing. Figure 21. I<sup>2</sup>S Master Mode Transmitter Timing Figure 22 and Table 44 provide the I<sup>2</sup>S Slave mode receiver timing. Figure 22. I<sup>2</sup>S Slave Mode Receiver Timing Table 44. Timing for I<sup>2</sup>S Transmitters and Receivers | | | Transı | Receiver | | | | | |-----------------------------------------|-------------------------|--------------------|---------------------|-------------|-----------------|--------------------|--| | Parameter | Lower | Lower Limit | | Upper Limit | | Limit | | | | Minimum Maximum Minimum | | Minimum | Maximum | Minimum | Maximum | | | Clock period T | T <sub>tr</sub> | _ | _ | _ | T <sub>tr</sub> | _ | | | Slave mode: | | | | | | | | | Clock HIGH, t <sub>HC</sub> | _ | 0.35T <sub>r</sub> | _ | _ | _ | 0.35T <sub>r</sub> | | | Clock LOW, t <sub>LC</sub> | _ | 0.35T <sub>r</sub> | _ | _ | _ | 0.35T <sub>r</sub> | | | Clock rise time, t <sub>RC</sub> | _ | _ | 0.15T <sub>tr</sub> | _ | _ | _ | | | Transmitter delay, t <sub>dtr</sub> | _ | _ | _ | 0.8T | _ | _ | | | Transmitter hold time, t <sub>htr</sub> | 0 | _ | _ | _ | _ | _ | | | Receiver setup time, t <sub>sr</sub> | _ | _ | _ | _ | _ | 0.2T <sub>r</sub> | | | Receiver hold time, t <sub>hr</sub> | _ | _ | _ | _ | _ | 0 | | Table 45 provides the I2S\_MCLK specification. Table 45. I2S\_MCLK Specification | Parameter | Minimum | Typical | Maximum | Unit | |---------------------------------------------------------|---------|---------|---------|--------| | Frequency range | 1 | _ | 40 | MHz | | Frequency accuracy (with respect to the XTAL frequency) | _ | 1 | _ | ppb | | Tuning resolution | _ | 50 | - | ppb | | Tuning range | _ | 1000 | - | ppm | | Tuning step size | _ | _ | 10 | ppm | | Tuning rate | _ | 1 | - | ppm/ms | | Baseband jitter (100 Hz to 40 kHz) | _ | _ | 100 | ps rms | | Wideband jitter (100 Hz to 1 MHz) | _ | _ | 200 | ps rms | Figure 23 shows the I<sup>2</sup>S frame-level timing. Figure 23. I<sup>2</sup>S Frame-Level Timing # 17.3 SDIO Interface Timing # 17.3.1 SDIO Default-Speed Mode Timing SDIO default-speed (DS) mode timing is shown by the combination of Figure 24 and Table 46. SDIO\_CLK SDIO\_CLK Input t<sub>ODLY</sub> (max) Figure 24. SDIO Bus Timing (Default-Speed Mode) Table 46. SDIO Bus Timing<sup>a</sup> Parameters (Default-Speed Mode) Output | Parameter | Symbol | Minimum | Typical | Maximum | Unit | | | | | |-------------------------------------------------------------------------------------|--------------|-----------|---------|---------|------|--|--|--|--| | SDIO_CLK or CLK—All values are referred to minimum VIH and maximum VIL <sup>b</sup> | | | | | | | | | | | Frequency – Data Transfer mode | fPP | 0 | - | 25 | MHz | | | | | | Frequency – Identification mode | fOD | 0 | 1 | 400 | kHz | | | | | | Clock low time | tWL | 10 | - | _ | ns | | | | | | Clock high time | tWH | 10 | - | _ | ns | | | | | | Clock rise time | tTLH | _ | 1 | 10 | ns | | | | | | Clock low time | tTHL | _ | - | 10 | ns | | | | | | Inputs: CMD, DA | T (reference | d to CLK) | | | | | | | | | Input setup time | tISU | 5 | 1 | _ | ns | | | | | | Input hold time | tIH | 5 | _ | _ | ns | | | | | | Outputs: CMD, DAT (referenced to CLK) | | | | | | | | | | | Output delay time – Data Transfer mode | tODLY | 0 | _ | 14 | ns | | | | | | Output delay time – Identification mode | tODLY | 0 | _ | 50 | ns | | | | | a. Timing is based on CL $\leq$ 40 pF load on CMD (command) and DAT (data) lines. b. Min. (Vih) = $0.7 \times VDDIO$ and max. (Vil) = $0.2 \times VDDIO$ . # 17.3.2 SDIO High-Speed Mode Timing SDIO high-speed (HS) mode timing is shown by the combination of Figure 25 and Table 47. SDIO\_CLK SDIO\_CLK Input Output Figure 25. SDIO Bus Timing (High-Speed Mode) Table 47. SDIO Bus Timing<sup>a</sup> Parameters (High-Speed Mode) | Parameter | Symbol | Minimum | Typical | Maximum | Unit | | | | | |-------------------------------------------------------------------------------------|-----------------|--------------|---------|---------|------|--|--|--|--| | SDIO_CLK or CLK—All values are referred to minimum VIH and maximum VIL <sup>b</sup> | | | | | | | | | | | Frequency – Data Transfer Mode | fPP | 0 | _ | 50 | MHz | | | | | | Frequency – Identification Mode | fOD | 0 | _ | 400 | kHz | | | | | | Clock low time | tWL | 7 | _ | _ | ns | | | | | | Clock high time | tWH | 7 | _ | _ | ns | | | | | | Clock rise time | tTLH | _ | _ | 3 | ns | | | | | | Clock low time | tTHL | _ | _ | 3 | ns | | | | | | Inputs: CMI | D, DAT (referen | ced to CLK) | | | | | | | | | Input setup time | tISU | 6 | _ | _ | ns | | | | | | Input hold time | tIH | 2 | _ | _ | ns | | | | | | Outputs: CM | D, DAT (refere | nced to CLK) | | | | | | | | | Output delay time – Data Transfer Mode | tODLY | _ | _ | 14 | ns | | | | | | Output hold time | tOH | 2.5 | _ | _ | ns | | | | | | Total system capacitance (each line) | CL | - | - | 40 | pF | | | | | a. Timing is based on CL $\leq$ 40 pF load on CMD (command) and DAT (data) lines. b. Min. (Vih) = $0.7 \times VDDIO$ and max. (ViI) = $0.2 \times VDDIO$ . # 17.3.3 SDIO Bus Timing Specifications in SDR Modes #### **Clock Timing** SDIO clock timing in the SDR modes is shown by the combination of Figure 26 and Table 48. Figure 26. SDIO Clock Timing (SDR Modes) Table 48. SDIO Bus Clock Timing Parameters (SDR Modes) | Parameter | Symbol | Minimum | Maximum | Unit | Comments | |------------------|-----------------------------------|---------|------------------------|------|---------------------------| | | 4 | 40 | - | ns | SDR12 mode | | _ | <sup>I</sup> CLK | 20 | _ | ns | SDR25 mode | | _ | t <sub>CR</sub> , t <sub>CF</sub> | _ | 0.2 × t <sub>CLK</sub> | ns | C <sub>CARD</sub> = 10 pF | | Clock duty cycle | _ | 30 | 70 | % | _ | # **Device Input Timing** SDIO device input timing in the SDR modes is shown by the combination of Figure 27 and Table 49. Figure 27. SDIO Bus Input Timing (SDR Modes) Table 49. SDIO Bus Input Timing Parameters (SDR Modes) | Symbol | Minimum | Maximum | Unit | Comments | |-----------------|---------|---------|------|-----------------------------------------| | t <sub>IS</sub> | 3.00 | - | ns | C <sub>CARD</sub> = 10 pF, VCT = 0.975V | | t <sub>IH</sub> | 0.80 | ı | ns | C <sub>CARD</sub> = 5 pF, VCT = 0.975V | # **Device Output Timing** SDIO device output timing in the SDR modes with clock rates up to 50 MHz is shown by the combination of Figure 28 and Table 50. Figure 28. SDIO Bus Output Timing (SDR Modes up to 50 MHz) Table 50. SDIO Bus Output Timing Parameters (SDR Modes up to 50 MHz) | Symbol | Minimum | Maximum | Unit | Comments | |-------------------|---------|---------|------|------------------------------------------------------------------| | t <sub>ODLY</sub> | - | 14.0 | ns | t <sub>CLK</sub> ≥ 20 ns C <sub>L</sub> = 40 pF | | t <sub>OH</sub> | 1.5 | - | ns | Hold time at the t <sub>ODLY</sub> (min.) C <sub>L</sub> = 15 pF | # 17.4 S/PDIF Interface Timing The S/PDIF protocol embeds the clock and data within a stream of data using a Biphase Mark Code (BMC). Figure 29 shows the S/PDIF interface timing. Figure 29. S/PDIF Interface Timing Figure 30 shows the S/PDIF data output timing. Figure 30. S/PDIF Data Output Timing Table 51 provides the S/PDIF biphase mark code timing parameters (to be used in conjunction with Figure 30). Table 51. SPDIF Biphase Mark Code Timing Parameters | Parameter | Symbol | Minimum | Maximum | Unit | Comments | |------------|------------------|---------|------------------------|------|---------------------| | _ | t <sub>CLK</sub> | 40 | - | ns | 192 kHz sample rate | | - | $t_{CR}, t_{CF}$ | - | 0.3 × t <sub>CLK</sub> | ns | - | | Duty cycle | - | 30 | 70 | % | _ | Table 52 provides the S/PDIF biphase mark code sample rate and receiver clock frequency. Table 52. SPDIF Biphase Mark Code Sample Rate and Receiver Clock Frequency | Parameter | Symbol | Minimum | Maximum | Unit | Comments | |---------------------------|--------------------|---------|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | Sampling frequency | f <sub>S</sub> | _ | 192 | kHz | 192 kHz sample rate maximum. | | Component clock frequency | f <sub>CLOCK</sub> | - | 25 | MHz | Typical is $128 \times f_{S_1}$ max is $192 \times f_{S_2}$ .<br>Clock is $2 \times$ the desired data rate or $2 \times 192$ kHz $\times$ 64 = 24.576 MHz. | # 17.5 SPI Flash Timing ### 17.5.1 Read-Register Timing Figure 31 shows the SPI flash extended and quad read-register timing. **Note:** Regarding Figure 31: All Read Register commands except Read Lock Register are supported. A Read Nonvolatile Configuration Register operation will output data starting from the least significant byte. Figure 31. SPI Flash Read-Register Timing #### 17.5.2 Write-Register Timing Figure 32 shows the SPI flash extended and quad write-register timing. Note: Regarding Figure 32: - 1. All write-register commands except Write Lock Register are supported. - 2. The waveform must be extended for each protocol: to 23 for extended and five for quad. - 3. A Write Nonvolatile Configuration Register operation requires data being sent starting from the least significant byte. Figure 32. SPI Flash Write-Register Timing # 17.5.3 Memory Fast-Read Timing Figure 33 shows the SPI flash extended and quad memory fast-read timing. **Note:** Regarding Figure 33: - 1. 24-bit addressing is used, so A[MAX] = A[23] and A[MIN] = A[0]. - 2. For an extended SPI protocol, $C_x = 7 + (A[MAX] + 1)$ . - 3. For a quad SPI protocol, $C_x = 1 + (A[MAX] + 1)/4$ . Figure 33. Memory Fast-Read Timing # 17.5.4 Memory-Write Timing Figure 34 shows the SPI flash extended and quad memory-write (Page Program) timing. Note: Regarding Figure 34: - 1. For an extended SPI protocol, $C_X = 7 + (A[MAX] + 1)$ . - 2. For a quad SPI protocol, $C_x = 1 + (A[MAX] + 1)/4$ . Figure 34. Memory-Write Timing ### 17.5.5 SPI Flash Parameters The combination of Figure 35 and Table 53 provide the SPI flash timing parameters. Figure 35. SPI Flash Timing Parameters Diagram **Table 53. SPI Flash Timing Parameters** | Parameter | Description | Minimum | Maximum | Units | |-----------|---------------------------------------|---------|---------|-------| | T_DVCH | Data setup time | 2 | - | ns | | T_CHDX | Data hold time | 3 | - | ns | | T_CLQX | Output hold time | 1 | _ | ns | | T_CLQV | Output valid time (with a 10 pF load) | _ | 5 | ns | # 17.6 USB PHY Electrical Characteristics and Timing 17.6.1 USB 2.0 and USB 1.1 Electrical and Timing Parameters Table 54 provides electrical and timing parameters for USB 2.0. Table 54. USB 2.0 Electrical and Timing Parameters | Parameter | Symbol | Minimum | Typical | Maximum | Units | Conditions | |----------------------------------------|-------------------|---------------|-----------|------------|-----------|----------------------------------------------| | Baud rate | B <sub>PS</sub> | _ | 480 | _ | Mbps | _ | | Unit interval | UI | _ | 2083 | _ | ps | - | | | | Receiver - | HS Mode | | | | | Differential input voltage sensitivity | $V_{HSDI}$ | 300 | _ | _ | mV | Static V <sub>IDP -</sub> V <sub>IDN</sub> | | Input common mode voltage range | V <sub>HSCM</sub> | -50 | - | <u>500</u> | <u>mV</u> | - | | Receiver jitter tolerance | $\Delta T_{HSRX}$ | -0.15 | - | 0.15 | UI | - | | Input impedance | R <sub>IN</sub> | 40.5 | 45 | 49.5 | Ω | Single ended | | | | Fransmitter - | - HS Mode | | | | | Output high voltage | V <sub>HSOH</sub> | 360 | 400 | 440 | mV | Static condition | | Output low voltage | $V_{HSOL}$ | -10 | 0 | 10 | mV | Static condition | | Output rise time | T <sub>HSR</sub> | 500 | - | _ | ps | 10% to 90% | Table 54. USB 2.0 Electrical and Timing Parameters (Cont.) | Parameter | Symbol | Minimum | Typical | Maximum | Units | Conditions | |---------------------------------------|----------------------------|---------|---------|---------|-------|----------------------------------------------------------------------------| | Output fall time | T <sub>HSF</sub> | 500 | - | _ | ps | 90% to 10% | | Transmitter jitter | $\Delta$ T <sub>HSTX</sub> | -0.05 | _ | 0.05 | UI | Transmit output jitter | | Output impedance | R <sub>O</sub> | 40.5 | 45 | 49.5 | Ω | Single ended | | Chirp-J output voltage (differential) | V <sub>CHIRPJ</sub> | 700 | - | 1100 | mV | HS termination disabled. 1.5 $k\Omega \pm 5\%$ pull-up resistor connected. | | Chirp-K output voltage (differential) | V <sub>CHIRPK</sub> | -900 | - | -500 | mV | HS termination disabled. 1.5 $k\Omega \pm 5\%$ pull-up resistor connected. | **Note:** Refer to Section 7 of the USB 2.0 specification (www.usb.org) for more information on the receiver eye diagram template. Table 55 provides electrical and timing parameters for USB 1.1. Table 55. USB 1.1 FS/LS Electrical and Timing Parameters <sup>a</sup> | Parameter | Symbol | Value | | | Unit | Condition | | |--------------------------------------|---------------------|---------|---------|---------|----------|---------------------------------------------|--| | | | Minimum | Typical | Maximum | Unit | Condition | | | Baud Rate | | | | | | | | | FS | B <sub>PS</sub> | _ | 12 | _ | Mbps | _ | | | LS | B <sub>PS</sub> | _ | 1.5 | _ | Mbps | - | | | Unit Interval | | | | | | | | | FS | UI | _ | 83.33 | _ | ns | - | | | LS | UI | _ | 666.67 | _ | ns | - | | | Receiver | | | | | | | | | Differential input sensitivity | V <sub>FSDI</sub> | 200 | - | _ | mV | Static V <sub>IDP</sub> – V <sub>IDN</sub> | | | Input common mode range | $V_{FSCM}$ | 8.0 | - | 2.5 | <b>V</b> | - | | | Input impedance | $Z_{IN}$ | 300 | - | _ | kΩ | - | | | Input high voltage | $V_{FSIH}$ | 2.0 | - | _ | <b>V</b> | Static | | | Input low voltage | $V_{FSIL}$ | - | I | 0.8 | > | Static | | | Transmitter | | | | | | | | | Output high voltage | $V_{FSOH}$ | 2.8 | - | _ | <b>V</b> | Static | | | Output low voltage | $V_{FSOL}$ | _ | - | 0.3 | <b>V</b> | Static | | | Output rise/fall time for fast speed | $T_R,T_F$ | 4 | - | 20 | ns | 10 to 90% | | | Output rise/fall time for low speed | $T_R, T_F$ | 75 | - | 300 | ns | 10 to 90% | | | Fast-speed jitter | $\Delta au_{FSTX}$ | -2 | ı | 2 | ns | - | | | Low-speed jitter | $\Delta au_{LSTX}$ | -25 | _ | 25 | ns | - | | | Output impedance | R <sub>O</sub> | 28 | - | 44 | Ω | Single ended | | a. For more details, refer to the USB 1.1 Specification. # 17.6.2 USB 2.0 Timing Diagrams Figure 36 shows the important timing parameters associated with a post-reset transition to high-speed (HS) operation. - 40 to 60 μs < 100 µs -- 100 to 500 μs DP Idle HS Data High-Speed Chirp Device DM Idle K-Chirp HS Data 3 to 3.125 ms > 1.0 ms-100 to 875 μs Start of Host End of Host End of Device Goes (Hub) Chirp Start of (Hub) Chirp Reset into Full-Reset **Device Tests for** Speed Mode Figure 36. USB 2.0 Bus Reset to High-Speed Mode Operation Figure 37 shows the USB 2.0 HS Mode transmit timing. Figure 37. USB 2.0 High-Speed Mode Transmit Timing Single-Ended Zero (SE0) State Figure 38 shows the USB 2.0 HS Mode receive timing. Figure 38. USB 2.0 High-Speed Mode Receive Timing # 18. Power-Up Sequence and Timing ### 18.1 Sequencing of Reset and Regulator Control Signals The CYW43907 has two signals that allow the host to control power consumption by enabling or disabling the internal regulator blocks. These signals are described below. Additionally, diagrams are provided to indicate proper sequencing of the signals for various operational states (see Figure 39 and Figure 40). The timing values indicated are minimum required values; longer delays are also acceptable. #### 18.1.1 Description of Control Signals - **REG\_ON**: Used by the PMU to power-up the CYW43907. It controls the internal CYW43907 regulators. When this pin is high, the regulators are enabled and the device is out of reset. When this pin is low the regulators are disabled. - HIB\_REG\_ON\_IN: Used by the Hibernation (HIB) block to power up the internal CYW43907 regulators. If the HIB\_REG\_ON\_IN pin is low, the regulators are disabled. For the HIB\_REG\_ON\_IN pin to work as designed, HIB\_REG\_ON\_OUT must be connected to REG\_ON. **Note:** The CYW43907 has an internal power-on reset (POR) circuit. The device will be held in reset for a maximum of 110 ms after VDDC and VDDIO have both passed the POR threshold. **Note:** The 10%–90% VBAT rise time should not be faster than 40 microseconds. VBAT should be up before or at the same time as VDDIO. VDDIO should not be present first or be held high before VBAT is high. #### 18.1.2 Control Signal Timing Diagrams Figure 39. REG\_ON = High, No HIB\_REG\_ON\_OUT Connection to REG\_ON Figure 40. HIB\_REG\_ON\_IN = High, HIB\_REG\_ON\_OUT Connected to REG\_ON ### 19. Thermal Information ### 19.1 Package Thermal Characteristics Table 56. Package Thermal Characteristics<sup>a</sup> | Characteristic | WLCSP | |--------------------------------------------------|-------| | θ <sub>JA</sub> (°C/W) (value in still air) | 33.74 | | $\theta_{JB}$ (°C/W) | 5.5 | | $\theta_{JC}$ (°C/W) | 1.74 | | Ψ <sub>JT</sub> (°C/W) | 5.86 | | Ψ <sub>JB</sub> (°C/W) | 11.52 | | Maximum Junction Temperature T <sub>j</sub> (°C) | 116.7 | | Maximum power dissipation (W) | 1.38 | a. No heat sink, TA = 70°C. This is an estimate based on a 4-layer PCB that conforms to EIA/JESD51-7. Air velocity is 0 m/s. ### 19.2 Junction Temperature Estimation and PSI<sub>JT</sub> Versus THETA<sub>JC</sub> Package thermal characterization parameter PSI–J $_T$ ( $\Psi_{JT}$ ) yields a better estimation of actual junction temperature ( $T_J$ ) versus using the junction-to-case thermal resistance parameter Theta–J $_C$ ( $\theta_{JC}$ ). The reason for this is that $\theta_{JC}$ assumes that all the power is dissipated through the top surface of the package case. In actual applications, some of the power is dissipated through the bottom and sides of the package. $\Psi_{JT}$ takes into account power dissipated through the top, bottom, and sides of the package. The equation for calculating the device junction temperature is: $$TJ = TT + P \times \Psi JT$$ ### Where: - T<sub>J</sub> = Junction temperature at steady-state condition (°C) - T<sub>T</sub> = Package case top center temperature at steady-state condition (°C) - P = Device power dissipation (Watts) - $\Psi_{JT}$ = Package thermal characteristics; no airflow (°C/W) ### 19.3 Environmental Characteristics For environmental characteristics data, see Table 17: "Environmental Ratings". # 20. Mechanical Information Figure 41. WLCSP Package # 21. Ordering Information | Part Number | Package | Description | Operating Ambient<br>Temperature | |--------------|------------------------------------|-------------|----------------------------------| | CYW43907KWBG | 4.583 mm x 5.533 mm, 316-pin WLCSP | I | –30°C to +85°C | ### 22. Additional Information #### 22.1 Acronyms and Abbreviations In most cases, acronyms and abbreviations are defined upon first use. For a more complete list of acronyms and other terms used in Cypress documents, go to: http://www.cypress.com/glossary. # 22.2 References The references in this section may be used in conjunction with this document. **Note:** Cypress provides customer access to technical documentation and software through its Customer Support Portal (CSP) and Downloads and Support site (see IoT Resources). | Document (or Item) Name | Number | Source | |--------------------------|--------|-------------| | 1. USB 2.0 specification | - | www.usb.org | | 2. USB 1.1 Specification | - | www.usb.org | #### 22.3 IoT Resources Cypress provides a wealth of data at <a href="http://www.cypress.com/internet-things-iot">http://www.cypress.com/internet-things-iot</a> to help you to select the right IoT device for your design, and quickly and effectively integrate the device into your design. Cypress provides customer access to a wide range of information, including technical documentation, schematic diagrams, product bill of materials, PCB layout information, and software updates. Customers can acquire technical documentation and software from the Cypress Support Community website (<a href="https://community.cypress.com/">https://community.cypress.com/</a>) # **Document History Page** Document Title: CYW43907 WICED™ IEEE 802.11 a/b/g/n SoC with an Embedded Applications Processor Document Number: 002-14829 Submission Orig. of Revision ECN **Description of Change Date** Change 43907-DS100-R \*\* 11/03/2014 Initial release 43907-DS101-R 03/10/2015 \*A See the revision history of the applicable release. 43907-DS102-R Updated: Figure 3: "Typical Power Topology (Page 1 of 2)". Table 3: "Crystal Oscillator and External Clock — Requirements and Performance" "Transmit Path". Figure 14: "Radio Functional Block Diagram". "Calibration". Table 17: "Strapping Options". Table 23: "ESD Specifications". \*B 10/15/2015 Table 24: "Recommended Operating Conditions and DC Characteristics". "Introduction". Table 31: "WLAN 2.4 GHz Transmitter Performance Specifications". Table 32: "WLAN 5 GHz Receiver Performance Specifications". Table 33: "WLAN 5 GHz Transmitter Performance Specifications". Section 18: "System Power Consumption" Table 56: "SDIO Bus Input Timing Parameters (SDR Modes)". Table 64: "Package Thermal Characteristics". 43907-DS103-R Updated: Table 21: "Absolute Maximum Ratings". Table 24: "Recommended Operating Conditions and DC Characteristics" \*C 11/03/2015 Table 30: "WLAN 2.4 GHz Receiver Performance Specifications" Table 31: "WLAN 2.4 GHz Transmitter Performance Specifications". Table 32: "WLAN 5 GHz Receiver Performance Specifications". Table 33: "WLAN 5 GHz Transmitter Performance Specifications". 43907-DS104-R \*D 03/12/2016 Updated: General edits Added Cypress Part Numbering Scheme and Mapping Table \*E 5525655 **UTSV** 11/17/2016 Updated to Cypress template. Updated: \*F 01/17/2017 5553590 **UTSV** Two SPI master interfaces with operation up to 24 MHz. in page 6. # Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/usb cypress.com/wireless #### **Products** Wireless/RF ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic **Touch Sensing** cypress.com/touch **USB Controllers** ### PSoC<sup>®</sup>Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ### **Cypress Developer Community** Forums | WICED IOT Forums | Projects | Video | Blogs | Training **| Components** ### **Technical Support** cypress.com/support Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners <sup>©</sup> Cypress Semiconductor Corporation, 2014-2017, This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"), This document. including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.